## FEATURES

## 1 GSPS internal clock speed

Up to 2 GHz input clock (selectable divide-by-2)
Integrated 10-bit DAC
Excellent phase noise and SFDR
32-bit programmable frequency register
Simplified 8-bit parallel and SPI serial control interface
Automatic frequency sweeping capability
4 frequency profiles
3.3 V power supply

Power dissipation: 2 W typical
Integrated programmable charge pump and phase
frequency detector with fast lock circuit
Isolated charge pump supply up to 5 V
Integrated 2 GHz mixer

## APPLICATIONS

VHF/UHF LO synthesis
Tuners
Instrumentation
Agile clock synthesis
Cellular base station hopping synthesizers
Radars

## GENERAL DESCRIPTION

The AD9858 is a direct digital synthesizer (DDS) featuring a 10-bit digital-to-analog converter (DAC) operating up to 1 GSPS. The AD9858 uses advanced DDS technology coupled with an internal high speed, high performance DAC to form a digitally programmable, complete high frequency synthesizer capable of generating a frequency-agile analog output sine wave at up to 400 MHz . The AD9858 is designed to provide fast frequency hopping and fine tuning resolution (32-bit frequency tuning word). The frequency tuning and control words are loaded into the AD9858 via parallel (8-bit) or serial loading formats. The AD9858 contains an integrated charge pump (CP) and phase frequency detector (PFD) for synthesis applications requiring the combination of a high speed DDS along with phase-locked loop (PLL) functions. An analog mixer is also provided on chip for applications requiring the combination of a DDS, PLL, and mixer, such as frequency translation loops and tuners. The AD9858 also features a divide-by- 2 on the clock input, allowing the external reference clock to be as high as 2 GHz .

The AD9858 is specified to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## SONET/SDH clock synthesis

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

## Rev. C

## AD9858

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description ..... 1
Functional Block Diagram .....  1
Revision History ..... 2
Electrical Specifications ..... 3
Absolute Maximum Ratings .....  6
Thermal Performance ..... 6
Explanation of Test Levels .....  .6
ESD Caution .....  6
Pin Configuration and Function Descriptions .....  7
Typical Performance Characteristics ..... 9
Theory of Operation ..... 14
REVISION HISTORY
2/09—Rev. B to Rev. C
Changes to Features Section, General Description Section, and Figure 11
Changes to Table 1 ..... 3
Changes to Table 2 ..... 6
Added Thermal Performance Section ..... 6
Changes to Figure 3, Figure 4, and Figure 5 ..... 9
Changes to Figure 9, Figure 10 Caption, Figure 11 Caption,
Figure 13, and Figure 14 ..... 10
Changes to Figure 17 ..... 11
Changes to Theory of Operation Section and DAC Output
Section ..... 14
Changes to Charge Pump Section ..... 15
Changes to Modes of Operation Section ..... 16
Changes to Single-Tone Mode Section and Frequency SweepingMode Section.17
Changes to SYNCLK and FUD Pins Section and Figure 33..... 18 ..... 18
Changes to I/O Port Functionality Section, Parallel Programming Mode Section, and Figure 35 ..... 20
Changes to Figure 36 and Serial Programming Mode Section ..... 21
Changes to Table 6 ..... 22
Changes to Control Function Register (CFR) Section ..... 23
Changes to CFR[21]: Load Delta Frequency Timer Section ..... 24
Changed CFR[14]: Sine/Cosine Select Bit Section to CFR[14]Enable Sine Output Bit Section.24
Component Blocks ..... 14
Modes of Operation ..... 16
Synchronization ..... 18
Programming the AD9858 ..... 19
Register Map ..... 22
Register Bit Descriptions ..... 23
Other Registers ..... 25
User Profile Registers ..... 25
Applications Information ..... 27
Evaluation Boards ..... 28
Outline Dimensions ..... 29
Warning ..... 29
Ordering Guide ..... 29
Changes to Delta Frequency Tuning Word (DFTW) Section, Delta Frequency Ramp Rate Word (DFRRW) Section, and Phase Offset Control Section ..... 25
Changes to Profile Selection Section ..... 26
Deleted Frequency Tuning Control Section ..... 27
Changed AD9858 Application Suggestions Section to Applications Information Section ..... 27
Changes to Table 13 ..... 28
Added Exposed Paddle Notation to Outline Dimensions ..... 29
4/07-Rev. A to Rev. B
Changed EPAD to TQFP_EP Universal
Updated Outline Dimensions ..... 31
11/03-Rev. 0 to Rev. A
Changes to Specifications .....  5
Moved ESD Caution to .....  .6
Moved Pin Configuration to .....  7
Moved Pin Function Description to .....  8
Changes to Equations ..... 19
Changes to Delta Frequency Ramp Rate Word (DFRRW) ..... 27

## ELECTRICAL SPECIFICATIONS

Unless otherwise noted, $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{CPV} \mathrm{VD}=5 \mathrm{~V} \pm 5 \%, \mathrm{R}_{\mathrm{SET}}=2 \mathrm{k} \Omega, \mathrm{CPISET}=2.4 \mathrm{k} \Omega$, reference clock frequency $=1 \mathrm{GHz}$.
Table 1.

| Parameter | Temp | Test Level | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REF CLOCK INPUT CHARACTERISTICS ${ }^{1}$ |  |  |  |  |  |  |
| Reference Clock Frequency Range (Divider Off) | Full | VI | 10 |  | 1000 | MHz |
| Reference Clock Frequency Range (Divider On) | Full | VI | 20 |  | 2000 | MHz |
| Duty Cycle at 1 GHz | $25^{\circ} \mathrm{C}$ | V | 42 | 50 | 58 | \% |
| Input Capacitance | $25^{\circ} \mathrm{C}$ | V |  | 3 |  | pF |
| Input Impedance | $25^{\circ} \mathrm{C}$ | IV |  | 1500 |  | $\Omega$ |
| Input Sensitivity | Full | VI | -20 |  | +5 | dBm |
| DAC OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Resolution | Full |  |  | 10 |  | Bits |
| Full-Scale Output Current | Full |  | 5 | 20 | 40 | mA |
| Gain Error | Full | VI | -10 |  | +10 | \% FS |
| Output Offset | Full | VI |  |  | 15 | $\mu \mathrm{A}$ |
| Differential Nonlinearity | Full | VI |  | 0.5 | 1 | LSB |
| Integral Nonlinearity | Full | VI |  | 1 | 1.5 | LSB |
| Output Impedance | Full | VI |  | 100 |  | $\mathrm{k} \Omega$ |
| Voltage Compliance Range | Full | VI | $\mathrm{AV}_{\mathrm{DD}}-1.5$ |  | $A V_{\text {DD }}+0.5$ | V |
| Wideband SFDR (DC to Nyquist) |  |  |  |  |  |  |
| 26 MHz fout | Full | V |  | 70 |  | dBc |
| 65 MHz fout | Full | V |  | 66 |  | dBc |
| 126 MHz fout | Full | V |  | 62 |  | dBc |
| 375 MHz fout | Full | V |  | 58 |  | dBC |
| 180 MHz fout ( 700 MHz REFCLK) | Full | IV | 52 |  |  | dBC |
| Narrow-Band SFDR ${ }^{2}$ |  |  |  |  |  |  |
| 40 MHz fout ( $\pm 15 \mathrm{MHz}$ ) | Full | V |  | 82 |  | dBc |
| 40 MHz fout ( $\pm 1 \mathrm{MHz}$ ) | Full | V |  | 87 |  | dBC |
| $40 \mathrm{MHz} \mathrm{fout} \mathrm{( } \pm 50 \mathrm{kHz}$ ) | Full | V |  | 88 |  | dBC |
| 100 MHz fout ( $\pm 15 \mathrm{MHz}$ ) | Full | V |  | 81 |  | dBC |
| 100 MHz fout ( $\pm 1 \mathrm{MHz}$ ) | Full | V |  | 82 |  | dBc |
| 100 MHz fout ( $\pm 50 \mathrm{kHz}$ ) | Full | V |  | 86 |  | dBc |
| $180 \mathrm{MHz} \mathrm{fout} \mathrm{( } \pm 15 \mathrm{MHz}$ ) | Full | V |  | 74 |  | dBc |
| 180 MHz fout ( $\pm 1 \mathrm{MHz}$ ) | Full | V |  | 84 |  | dBc |
| 180 MHz fout ( $\pm 50 \mathrm{kHz}$ ) | Full | V |  | 85 |  | dBc |
| $360 \mathrm{MHz} \mathrm{fout} \mathrm{( } \pm 15 \mathrm{MHz}$ ) | Full | V |  | 75 |  | dBC |
| 360 MHz fout ( $\pm 1 \mathrm{MHz}$ ) | Full | V |  | 85 |  | dBc |
| 360 MHz fout ( $\pm 50 \mathrm{kHz}$ ) | Full | V |  | 86 |  | dBc |
| 180 MHz fout ( $\pm 15 \mathrm{MHz}, 700 \mathrm{MHz}$ REFCLK) | Full | V |  | 65 |  | dBc |
| $180 \mathrm{MHz} \mathrm{fout} \mathrm{( } \pm 1 \mathrm{MHz}$, 700 MHz REFCLK) | Full | V |  | 80 |  | dBc |
| 180 MHz fout ( $\pm 50 \mathrm{kHz}$, (700 MHz REFCLK) | Full | V |  | 84 |  | dBc |
| OUTPUT PHASE NOISE CHARACTERISTICS (AT 103 MHz lout) |  |  |  |  |  |  |
| At 1 kHz Offset | Full | V |  | -147 |  | $\mathrm{dBc} / \mathrm{Hz}$ |
| At 10 kHz Offset | Full | V |  | -150 |  | $\mathrm{dBc} / \mathrm{Hz}$ |
| At 100 kHz Offset | Full | V |  | -152 |  | $\mathrm{dBc} / \mathrm{Hz}$ |
| OUTPUT PHASE NOISE CHARACTERISTICS (AT 403 MHz lout) |  |  |  |  |  |  |
| At 1 kHz Offset | Full | V |  | -133 |  | $\mathrm{dBc} / \mathrm{Hz}$ |
| At 10 kHz Offset | Full | V |  | -137 |  | $\mathrm{dBc} / \mathrm{Hz}$ |
| At 100 kHz Offset | Full | V |  | -140 |  | $\mathrm{dBc} / \mathrm{Hz}$ |

## AD9858

| Parameter | Temp | Test Level | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT PHASE NOISE CHARACTERISTICS <br> (AT 100 MHz lout With 700 MHz REFCLK) <br> At 100 Hz Offset <br> At 1 kHz Offset <br> At 10 kHz Offset <br> At 100 kHz Offset <br> At 1 MHz Offset <br> At 10 MHz Offset | Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -125 \\ & -140 \\ & -148 \\ & -150 \\ & -150 \\ & -150 \end{aligned}$ |  |  | $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ |
| PHASE DETECTOR AND CHARGE PUMP <br> Phase Detector Frequency <br> Phase Detector Frequency (Divide-by-4 Enabled) ${ }^{3}$ <br> Charge Pump Sink and Source Current ${ }^{4}$ <br> Fast Lock Current (Acquisition Only) <br> Open-Loop Current (Acquisition Only) <br> Sink and Source Current Absolute Accuracy ${ }^{5}$ <br> Sink and Source Current Matching ${ }^{5}$ <br> Input Sensitivity PD ${ }_{\text {IN }}$ and DIV $_{\text {IN }}(50 \Omega)^{6}$ <br> Input Impedance PD ${ }_{\mathbb{I N}}$ and DIV $_{\text {IN }}$ (Single-Ended) <br> Phase Noise @ 100 MHz Input Frequency <br> At 10 kHz Offset <br> At 100 kHz Offset <br> At 1 MHz Offset <br> Charge Pump Output Range ${ }^{7}$ | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{IV} \\ & \mathrm{~V} \\ & \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ | -15 | $\begin{aligned} & 2.5 \\ & 1 \\ & 1 \\ & 110 \\ & 140 \\ & 148 \end{aligned}$ | $\begin{aligned} & 150 \\ & 400 \\ & 4 \\ & 7 \\ & 30 \\ & \\ & 0 \\ & \\ & \\ & \\ & \\ & C P V_{D D} \end{aligned}$ | MHz <br> MHz <br> mA <br> mA <br> mA <br> \% <br> \% <br> dBm <br> $\mathrm{k} \Omega$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> $\mathrm{dBc} / \mathrm{Hz}$ <br> V |
| MIXER <br> $\mathrm{IFout}^{8}$ <br> $f_{\text {RF }}$ <br> fしo <br> Conversion Gain <br> LO Level <br> RF Level <br> Input IP3 <br> 1 dB Input Compression Power ${ }^{9}$ Input Impedance (Single-Ended) <br> LO <br> RF | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{V} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.0 \\ & -10 \\ & -20 \\ & 5 \\ & -3 \end{aligned}$ | 400 <br> 3.5 <br> 9 <br> 1 <br> 1 | $\begin{gathered} 2 \\ 2 \\ +5 \end{gathered}$ | MHz <br> GHz <br> GHz <br> dB <br> dBm <br> dBm <br> dBm <br> dBm <br> $\mathrm{k} \Omega$ <br> $\mathrm{k} \Omega$ |
| CMOS LOGIC INPUTS <br> Logic 1 Voltage Logic 0 Voltage Logic 1 Current Logic 0 Current Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{~V} \end{aligned}$ | 2.0 | 3 | $\begin{aligned} & 0.8 \\ & 12 \\ & 12 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> pF |
| CMOS LOGIC OUTPUTS (1 mA LOAD) <br> Logic 1 Voltage <br> Logic 0 Voltage | $\begin{aligned} & \text { Full } \\ & \text { Full } \end{aligned}$ | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{VI} \end{aligned}$ | 2.8 |  | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER DISSIPATION <br> PDISS (Worst-Case Conditions-Everything on Pfo Input Frequency 150 MHz ) <br> PDiss (DAC and DDS Core Only Worst-Case) <br> Poiss (Power-Down Mode) <br> Poiss Mixer Only <br> Poiss PFD and CP (at 100 MHz ) Only | Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \\ & \mathrm{VI} \end{aligned}$ $\mathrm{VI}$ |  | $\begin{aligned} & 1.7 \\ & 65 \\ & 60 \\ & 350 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2 \\ & 100 \\ & 75 \\ & 435 \\ & \hline \end{aligned}$ | W <br> W <br> mW <br> mW <br> mW |


| Parameter | Temp | Test Level | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TIMING CHARACTERISTICS |  |  |  |  |  |  |
| Serial Control Bus |  |  |  |  |  |  |
| Maximum Frequency | Full | IV |  |  | 10 | MHz |
| Minimum Clock Pulse Width Low (tpwL) | Full | IV | 5.5 |  |  | ns |
| Minimum Clock Pulse Width High (tpwh) | Full | IV | 15 |  |  | ns |
| Maximum Clock Rise/Fall Time | Full | IV |  |  | 1 | ns |
| Minimum Data Setup Time (tos) | Full | IV | 7 |  |  | ns |
| Minimum Data Hold Time (tph) | Full | IV | 0 |  |  | ns |
| Maximum Data Valid Time (tov) | Full | IV |  |  | 20 | ns |
| Parallel Control Bus ${ }^{10}$ |  |  |  |  |  |  |
| $\overline{\mathrm{WR}}$ Minimum Low Time (twrLow) | Full | IV | 3 |  |  | ns |
| $\overline{\text { WR }}$ Minimum High Time (twrhigh) | Full | IV | 6 |  |  | ns |
| $\overline{\mathrm{WR}}$ Minimum Period ( $\mathrm{twr}^{\text {) }}$ | Full | IV | 9 |  |  | ns |
| Address to $\overline{W R}$ Setup (tasu) | Full | IV | 3 |  |  | ns |
| Address to $\overline{\mathrm{WR}}$ Hold (taHu) | Full | IV | 0 |  |  | ns |
| Data to $\overline{\mathrm{WR}}$ Setup (tosu) | Full | IV | 3.5 |  |  | ns |
| Data to $\overline{\mathrm{WR}}$ Hold (tbru) | Full | IV | 0 |  |  | ns |
| Miscellaneous Timing Specifications |  |  |  |  |  |  |
| REFCLK to SYNCLK | Full | V |  | 2.5 |  | ns |
| FUD/PS[1:0] to SYNCLK Setup Time ${ }^{11}$ | Full | IV | 4 |  |  | ns |
| FUD/PS[1:0] to SYNCLK Hold Time ${ }^{11}$ | Full | IV | 0 |  |  | ns |
| REFCLK to SYNCLK Delay | Full | IV |  | 2.5 | 3 | ns |
| DATA LATENCY (PIPELINE DELAY) |  |  |  |  |  |  |
| FTW/POW to DAC Output | $25^{\circ} \mathrm{C}$ | IV | 83 |  | 83 | SYSCLK cycles ${ }^{12}$ |
| DFTW to DAC Output | $25^{\circ} \mathrm{C}$ | IV | 99 |  | 99 | SYSCLK cycles ${ }^{12}$ |

${ }^{1}$ REFCLK input is internally dc biased. AC coupling should be used.
${ }^{2}$ Reference clock frequency is selected to ensure that the second harmonic is out of the bandwidth of interest.
${ }^{3}$ PD inputs set at 400 MHz with divide-by-4 enabled.
${ }^{4}$ The charge pump current is programmable in eight discrete steps; minimum value assumes current sharing.
${ }^{5}$ For $0.75 \mathrm{~V}<\mathrm{V}_{C P}<\mathrm{CPV}$ DD -0.75 V .
${ }^{6}$ These differential inputs are internally dc biased. AC coupling should be used.
${ }^{7}$ The charge pump supply voltage can range from 4.75 V to 5.25 V .
${ }^{8}$ DAC output is differential open collector.
${ }^{9}$ For 1 dB output compression; input power measured at $50 \Omega$.
${ }^{10}$ See Figure 35 and Figure 36 for timing diagrams.
${ }^{11}$ See Figure 34 for timing diagram.
${ }^{12}$ SYSCLK = REFCLK/x, where $x$ is 1 or 2 , as set using CFR[6].

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| AV | 4 V |
| $\mathrm{DV} V_{D D}$ | 4 V |
| CPV | 6 V |
| Digital Input Voltage Range | -0.7 V to $+\mathrm{V}_{\mathrm{DD}}$ |
| Digital Output Current | 5 mA |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
THERMAL PERFORMANCE
Table 3.

| Symbol | Description (Using a 2S2P Test Board) | Value ( ${ }^{\circ}$ C/W) |
| :--- | :--- | :--- |
| $\theta_{\text {JA }}$ | Junction-to-ambient thermal resistance, <br> 0.0 $\mathrm{m} /$ sec airflow per JEDEC JESD51-2 <br> (still air) | 19.8 |
| $\theta_{\text {JMA }}$ | Junction-to-ambient thermal resistance, <br> $1.0 \mathrm{~m} / \mathrm{sec}$ airflow per JEDEC JESD51-6 <br> (moving air) | 15.6 |
| $\theta_{\text {JB }}$ | Junction-to-ambient thermal resistance, <br> $2.0 \mathrm{~m} /$ sec airflow per JEDEC JESD51-6 <br> (moving air) | 14.6 |
| $\theta_{\text {JC }}$ | Junction-to-board thermal resistance, <br> 1.0 m/sec airflow per JEDEC JESD51-8 <br> (moving air) | 8.2 |
| $\Psi_{\text {JT }}$ | Junction-to-case thermal resistance <br> (die to heat sink) per MIL-STD-883, <br> Method 1012.1 | 0.6 |
| Junction-to-top-of-package <br> characterization parameter, 0 m/sec <br> airflow per JEDEC JESD51-2 (still air) | 0.15 |  |

The AD9858 is specified for a case temperature (TCAsE). To ensure that $\mathrm{T}_{\text {Case }}$ is not exceeded, an airflow source may be used.
To determine the junction temperature on the application printed circuit board (PCB),

$$
T_{J}=T_{C A S E}+\left(\Psi_{J \mathrm{~T}} \times P D\right)
$$

where:
$T_{I}$ is the junction temperature ( ${ }^{\circ} \mathrm{C}$ ).
$T_{\text {CASE }}$ is the case temperature $\left({ }^{\circ} \mathrm{C}\right)$ measured by the customer at the top center of package.
$\Psi_{J \text { т }}$ is found in Table 3.
$P D$ is the power dissipation (see the total power dissipation in Table 1).

Values of $\theta_{J A}$ are provided for package comparison and PCB design considerations. $\theta_{\mathrm{JA}}$ can be used for a first-order approximation of $\mathrm{T}_{\mathrm{J}}$ by the equation

$$
T_{J}=T_{A}+\left(\theta_{J A} \times P D\right)
$$

where $T_{A}$ is the ambient temperature $\left({ }^{\circ} \mathrm{C}\right)$.
Values of $\theta_{\mathrm{JB}}$ are provided for package comparison and PCB design considerations (see Table 3).

Values of $\theta_{\mathrm{JC}}$ are provided for package comparison and PCB design considerations when an external heat sink is required (see Table 3).

## EXPLANATION OF TEST LEVELS

I. $100 \%$ production tested.
III. Sample tested only.
IV. Parameter is guaranteed by design and characterization testing.
V. Parameter is a typical value only.
VI. Devices are $100 \%$ production tested at $25^{\circ} \mathrm{C}$ and guaranteed by design and characterization testing for industrial operating temperature range.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | I/O | Description |
| :--- | :--- | :--- | :--- |
| 1 to 4,9 to 12 | D7 to D0 | I | Parallel Port Data. The functionality of these pins is valid only when the I/O port is configured as <br> a parallel port. <br> Digitial Ground. |
| $5,6,21,28,95,96$ | DGND |  | Digital Supply Voltage. <br> $7,8,20,23$ to 27, <br> 93,94 <br> 13 to 18 |
| DVDD | ADDR5 to <br> ADDRO | I | When the I/O port is configured as a parallel port, these pins serve as a 6-bit address select for <br> accessing the on-chip registers (see the IORESET, SDO, and SDIO pins for the serial port mode). <br> This is valid for serial programming mode only. Active high input signal that resets the serial I/O <br> bus controller. It serves as a means of recovering from an unresponsive serial bus caused by <br> an improper programming protocol. Asserting an I/O reset does not affect the contents of <br> previously programmed registers, nor does it invoke their default values. |

## AD9858

| Pin No. | Mnemonic | I/O | Description |
| :---: | :---: | :---: | :---: |
| 17 | SDO | O | This is valid for serial programming mode only. When operating the I/O port as a 3-wire serial port, this pin serves as a unidirectional serial data output pin. When operated as a 2 -wire serial port, this pin is unused. |
| 18 | SDIO | I/O | This is valid for serial programming mode only. When operating the I/O port as a 3 -wire serial port, this pin is the serial data input. When operated as a 2-wire serial port, this pin is the bidirectional serial data pin. |
| 19 | $\overline{\text { WR/SCLK }}$ | 1 | When the I/O port is configured for parallel programming mode, this pin functions as an active low write pulse ( $\overline{\mathrm{WR}}$ ). When configured for serial programming mode, this pin functions as the serial data clock (SCLK). |
| 22 | $\overline{\mathrm{RD}} / \overline{\mathrm{CS}}$ | I | When the I/O port is configured for parallel programming mode, this pin functions as an active low read pulse ( $\overline{\mathrm{RD}})$. When configured for serial programming mode, this pin functions as an active low chip select $(\overline{\mathrm{CS}})$ that allows multiple devices to share the serial bus. |
| 29, 30, 37 to 39 , $41,42,49,50,52$, 69, 74, 80, 85, 87, 88 | AGND | I | Analog Ground. |
| $\begin{aligned} & 31,32,35,36, \\ & 40,43,44,47, \\ & 48,51,70,73, \\ & 77,86,89,90 \end{aligned}$ | AVDD | I | Analog Supply Voltage. |
| 33 | $\overline{\text { REFCLK }}$ | I | Reference Clock Complementary Input. When the REFCLK port operates in single-ended mode, $\overline{\text { REFCLK }}$ should be decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 34 | REFCLK | I | Reference Clock Input. |
| 45 | $\overline{\text { LO }}$ | I | Mixer Local Oscillator (LO) Complementary Input. When the LO port operates in single-ended mode, $\overline{\mathrm{LO}}$ should be decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 46 | LO | I | Mixer Local Oscillator (LO) Input. |
| 53 | $\overline{\mathrm{RF}}$ | 1 | Analog Mixer RF Complementary Input. When the RF port operates in single-ended mode, $\overline{\mathrm{RF}}$ should be decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 54 | RF | 1 | Analog Mixer RF Input. |
| 55 | IF | 0 | Analog Mixer IF Output. |
| 56 | IF | 0 | Analog Mixer IF Complementary Output. |
| 57 | $\overline{\text { PFD }}$ | 1 | Phase Frequency Detector Complementary Input. When the PFD port operates in single-ended mode, PFD should be decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 58 | PFD | 1 | Phase Frequency Detector Input. |
| 59, 60, 75, 76 | NC |  | No Connection. |
| 61 | CPISET | I | Charge Pump Output Current Control. A resistor connected from CPISET to CPGND establishes the reference current for the charge pump. |
| 62,67 | CPVDD | 1 | Charge Pump Supply Voltage. |
| 63,68 | CPGND | 1 | Charge Pump Ground. |
| 64 | CPFL | 0 | Charge Pump Fast Lock Output. |
| 65,66 | CP | 0 | Charge Pump Output. |
| 71 | DIV | 1 | Phase Frequency Detector Feedback Input. |
| 72 | $\overline{\text { DIV }}$ | 1 | Phase Frequency Detector Feedback Complementary Input. When the DIV port operates in single-ended mode, $\overline{\text { DIV }}$ should be decoupled to AVDD with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 78 | DACBP |  | DAC Baseline Decoupling Pin. Typically bypassed to Pin 77 with a $0.1 \mu \mathrm{~F}$ capacitor. |
| 79 | DACISET | 1 | A resistor connected from DACISET to AGND establishes the reference current for the DAC. |
| 81, 82 | IOUT | 0 | DAC Output. |
| 83,84 | $\overline{\text { IOUT }}$ | 0 | DAC Complementary Output. |
| 91 | SPSELECT | 1 | I/O Port Serial/Parallel Programming Mode Select Pin. Logic 0 is serial programming mode, and Logic 1 is parallel programming mode. |
| 92 | RESET | I | Active High Hardware Reset Pin. Assertion of the RESET pin forces the AD9858 to its default operating conditions. |
| 97,98 | PS0, PS1 | 1 | Used to select one of the four internal profiles. These pins are synchronous to the SYNCLK output. |
| 99 | FUD | 1 | Frequency Update. The rising edge transfers the contents of the internal buffer registers to the memory registers. This pin is synchronous to the SYNCLK output. |
| 100 | SYNCLK <br> EPAD | 0 | Clock Output Pin. Serves as a synchronizer for external hardware. SYNCLK runs at REFCLK/8. Exposed paddle must be soldered to ground. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Wideband SFDR, 26 MHz fout


Figure 4. Wideband SFDR, 65 MHz fout


Figure 5. Wideband SFDR, 126 MHz fout


Figure 6. Narrow-Band SFDR, 26 MHz fout, 1 MHz BW


Figure 7. Narrow-Band SFDR, 65 MHz fout, 1 MHz BW


Figure 8. Narrow-Band SFDR, 126 MHz fout, 1 MHz BW

## AD9858



Figure 9. Wideband SFDR, 375 MHz fout


Figure 10. Narrow-Band SFDR, 216 MHz fout, 1 MHz BW, 1 GHz Clock, Divider Off


Figure 11. Narrow-Band SFDR, 216 MHz fout, 1 MHz BW, 2 GHz Clock, Divider On


Figure 12. Narrow-Band SFDR, 375 MHz fout, 1 MHz BW


Figure 13. Wideband SFDR, 216 MHz fout, 1 GHz Clock, Divider Off


Figure 14. Wideband SFDR, 216 MHz fout, 2 GHz Clock, Divider On


Figure 15. Residual Phase Noise, 103 MHz fout, 1 GHz REFCLK


Figure 16. Fractional Divider Loop Residual Phase Noise $f_{I N}=115 \mathrm{MHz}$, fout $=1550 \mathrm{MHz}$, Loop BW $=50 \mathrm{kHz}$


Figure 17. Fractional Divider Loop SFDR, $f_{I N}=96.9 \mathrm{MHz}$, $f_{\text {out }}=1550 \mathrm{MHz}, B W=1.5 \mathrm{MHz}$


Figure 18. Residual Phase Noise, 403 MHz fout, 1 GHz REFCLK


Figure 19. Translation Loop Residual Phase Nois,e $f_{\text {LO }}=1500 \mathrm{MHz}$, $f_{\text {out }}=1550 \mathrm{MHz}$, Loop BW $=50 \mathrm{kHz}$


Figure 20. Fractional Divider Loop SFDR, $f_{I N}=97.3 \mathrm{MHz}$, fout $=1550 \mathrm{MHz}, B W=1.5 \mathrm{MHz}$

## AD9858



Figure 21. Fractional Divider Loop SFDR, $f_{i N}=96.9 \mathrm{MHz}$,
$f_{\text {OUT }}=1550 \mathrm{MHz}, B W=150 \mathrm{MHz}$


Figure 22. Translation Loop SFDR, $f_{L O}=1459 \mathrm{MHz}$,
$f_{\text {OUT }}=1550 \mathrm{MHz}, B W=1.5 \mathrm{MHz}$


Figure 23. Translation Loop SFDR, $f_{L O}=1459 \mathrm{MHz}$, $f_{\text {OUT }}=1550 \mathrm{MHz}, B W=150 \mathrm{MHz}$


Figure 24. Fractional Divider Loop SFDR, $f_{I N}=97.3 \mathrm{MHz}$,
$f_{\text {OUT }}=1550 \mathrm{MHz}, B W=150 \mathrm{MHz}$


Figure 25. Translation Loop SFDR, $f_{L O}=1410 \mathrm{MHz}$,
$f_{\text {OUT }}=1550 \mathrm{MHz}, B W=1.5 \mathrm{MHz}$


Figure 26. Translation Loop SFDR, $f_{L O}=1410 \mathrm{MHz}$,
$f_{\text {OUT }}=1550 \mathrm{MHz}, B W=150 \mathrm{MHz}$


Figure 27. Power Dissipation vs. REFCLK (Single-Tone Mode, fout $=$ REFCLK/5)


Figure 28. Supply Current vs. fout (1 GHz REFCLK)

## THEORY OF OPERATION

The AD9858 DDS is a flexible device that can address a wide range of applications. The device consists of a numerically controlled oscillator (NCO) with a 32 -bit phase accumulator, 14 -bit phase offset adjustment, a power efficient DDS core, and a 1 GSPS, 10-bit DAC. The AD9858 incorporates additional capabilities for automated frequency sweeping. The device also offers an analog mixer, a PFD, and a programmable CP with advanced fast lock capability. These RF building blocks can be used for various frequency synthesis loops or, as needed, in system design.

The AD9858 can directly generate frequencies up to 400 MHz when driven at a 1 GHz internal clock speed. This clock can be derived from an external clock source of up to 2 GHz by using the on-chip, divide-by- 2 feature. The on-chip mixer, PFD, and CP make possible a variety of synthesizer configurations capable of generating frequencies in the 1 GHz to 2 GHz range or higher.
The AD9858 offers the advantages of a DDS with the additional flexibility to work in concert with analog frequency synthesis techniques (PLL, mixing) to generate precision frequency signals with high resolution, fast frequency hopping, fast settling time, and automated frequency sweeping capabilities.

Writing data to its on-chip digital registers that control all operations of the device easily configures the AD9858. The AD9858 offers a choice of serial or parallel ports for controlling the device. Four user profiles can be selected by a pair of external pins. These profiles allow independent setting of the frequency tuning word and the phase offset adjustment word for each of the four selectable configurations.
The AD9858 can be programmed to operate in single-tone mode or in frequency sweeping mode. To save on power consumption, there is also a programmable full sleep mode, during which most of the device is powered down to reduce current flow.
The operation of a direct digital synthesizer (DDS) is described in detail in a tutorial available from Analog Devices at www.analog.com/dds.

## COMPONENT BLOCKS

## DDS Core

The DDS core generates the numeric values that represent a sinusoid in the digital domain. Depending on the operating mode of the DDS, this sinusoid may be changed in frequency, phase, or perhaps modulated by an information carrying signal. The frequency of the output signal is determined by a userprogrammed frequency tuning word (FTW). The relation of the output frequency of the device to the system clock (SYSCLK) is determined by

$$
f_{\text {OUT }}=\frac{(F T W \times S Y S C L K)}{2^{N}}
$$

where $N=32$.

For a more detailed explanation of a DDS core, consult the DDS tutorial at www.analog.com/dds.

## DAC Output

The AD9858 includes a 10-bit current output DAC. Two complementary outputs provide a combined full-scale output current (IOUT, IOUT). Differential outputs reduce the amount of common-mode noise that may be present at the DAC output, offering the advantage of an increased signal-to-noise ratio (SNR). The full-scale current is controlled by means of an external resistor ( $\mathrm{R}_{\text {SET }}$ ) connected between the DACISET pin and analog ground. The full-scale current is proportional to the resistor value as

$$
R_{S E T}=39.19 / I_{\text {out }}
$$

The maximum full-scale output current of the combined DAC outputs is 40 mA , but limiting the output to 20 mA provides the best spurious-free dynamic range (SFDR) performance. The DAC output compliance range is $\left(A V_{D D}-1.5 \mathrm{~V}\right)$ to $\left(A V_{\mathrm{DD}}+0.5 \mathrm{~V}\right)$. Voltages developed beyond this range cause excessive DAC distortion and can damage the DAC output circuitry. Proper attention should be paid to the load termination to keep the output voltage within this compliance range. When terminating the differential outputs into a transformer, the center tap should be attached to AVDD.

## PLL Frequency Synthesizer

The PLL frequency synthesizer is a group of independent synthesis blocks designed to be used with the DDS to expand the range of synthesis applications. These blocks are a digital PFD that drives a CP. The charge pump incorporates fast locking logic, described in the Fast Locking Logic section. Based on system requirements, the user supplies an external loop filter and VCO. A high speed analog mixer is included for translation synthesis loops. Using the different blocks in the PLL frequency synthesizer, in conjunction with the DDS, the user can create translation loops (also known as offset loops), fractional divider loops, and traditional PLL loops to multiply the output of the DDS in frequency.

## Phase Frequency Detector (PFD)

The phase frequency detector has two inputs: $\mathrm{PD}_{\text {IN }}$ and $\mathrm{DIV}_{\text {IN }}$. Both are analog inputs that can operate in differential mode or single-ended mode. Both operate at frequencies up to 150 MHz , although signals of up to 400 MHz can be accommodated on the inputs when the divide-by- 4 functions are used. The expected input level for both $\mathrm{PD}_{\text {IN }}$ and $\mathrm{DIV}_{\text {IN }}$ is in the range of 800 mV p-p (differential) and 400 mV p-p (single-ended). A programmable divider that offers division ratios of $\mathrm{M}, \mathrm{N}=\{1,2,4\}$ immediately follows the input. The division ratio is controlled by means of the control function register.

## Charge Pump (CP)

The charge pump output reference current is determined by an external resistor ( $\sim 2.4 \mathrm{k} \Omega$ ), which establishes a $500 \mu \mathrm{~A}$ maximum internal baseline current ( $\mathrm{I}_{\mathrm{cp}}$ ). The baseline current is scaled to provide the appropriate drive current for the various operating modes (frequency detect, wide closed-loop, and final closedloop) of the CP. The amount of scaling in each mode is programmable by means of the values stored in the control function register, giving the user maximum flexibility of the frequency locking capability of the PLL.
The CP polarity can be configured as either positive or negative with respect to $\mathrm{PD}_{\text {IN }}$. When the CP polarity is positive, if $\mathrm{DIV}_{\text {IN }}$ leads $\mathrm{PD}_{\text {IN }}$, the charge pump attempts to decrease the voltage at the VCO control node. If $\mathrm{DIV}_{\text {IN }}$ lags $\mathrm{PD}_{\mathrm{IN}}$, the charge pump works to increase the voltage at the VCO control node. When the CP polarity is negative, the opposite occurs. This allows the user to define either input as the feedback path. This also allows the AD9858 to accommodate ground-referenced or supply-referenced VCOs. This functionality is defined by the charge pump polarity bit in the control function register, CFR[10].
Internal to the CP , the $\mathrm{I}_{\mathrm{CP} 0}$ current is scaled to provide different output drive current values for the various modes of operation. In normal operating mode, the final closed-loop mode can be programmed to scale $I_{\text {CP0 }}$ by $1,2,3$, or 4 . Setting the charge pump current offset bit, CFR[13], applies a 2 mA offset to the programmed charge pump current, allowing $\mathrm{I}_{\mathrm{Cp} 0}$ scaler values of $5,6,7$, or 8 . The wide closed-loop mode can be programmed to scale $I_{\text {cpo }}$ by $0,2,4,6,8,10,12$, or 14 . The frequency detect mode can be programmed to scale $I_{\text {CPo }}$ by $0,20,40$, or 60 . The different modes of operation, controlled by the fast locking logic, are discussed in the Fast Locking Logic section.
The CP has an independent set of power pins that can operate at up to 5.25 V . While the device can operate from ground to rail, the voltage compliance should be kept in the 0.5 V to 4.5 V range to ensure the best steady-state performance. The combination of programmable output current, programmable polarity, wide compliance range, and a proprietary fast lock capability offers the flexibility necessary for the digital PLL to operate within a broad range of PLL applications.

## Fast Locking Logic

The charge pump includes a fast locking algorithm that helps to overcome the traditional limitations of PLLs with regard to frequency switching time. The fast locking algorithm works in conjunction with the loop filter shown in Figure 29 to provide extremely fast frequency switching performance.

Based on the error seen between the feedback signal and the reference signal, the fast locking algorithm puts the charge pump into one of three states: frequency detect mode, a wide closed-loop mode, or a final closed-loop mode. In the frequency detect mode, the feedback and reference signals register substantial phase and frequency errors. Rather than operating in a continuous closed-loop feedback mode, the charge pump supplies a fixed current of the correct polarity to the VCO control node that drives the loop towards frequency lock. When frequency lock is detected, the fast locking logic shifts the part into one of the closed-loop modes. In the closed-loop modes, either wide or final, the charge pump supplies current to the loop filter as directed by the PFD. The frequency detect mode is intended to bring the system to a level of frequency lock from which the intermediary closed-loop system can quickly achieve phase lock.
The level of frequency lock accuracy aimed for is typically referred to as the lock range. When the frequency is within the lock range, the time required to achieve phase lock can be determined by standard PLL transient analysis methods. The charge pump current sources associated with the frequency detect mode are connected to Pin 64 (CPFL), and the closedloop current sources are connected to Pin 65 (CP) and Pin 66 (CP). Pin 64 is connected directly to the loop filter zero compensation capacitor, as shown in Figure 29. This connection allows the smoothest transition from the frequency detect mode to the closed-loop modes and enables faster overall switching times. Pin 65 and Pin 66 are connected to the loop filter in the conventional manner.


Figure 29. Charge Pump to Loop Filter Connection
The frequency detection block works as follows. The comparison logic in the frequency detection circuitry operates one eighth of the DDS system clock. A comparison is made of the frequencies present at $\mathrm{PD}_{\text {IN }}$ and DIV ${ }_{\text {IN }}$ over 19 DDS clock cycles.
To ensure that frequency lock detection is achieved while the frequency difference is within the PLL lock range, the slew rate of the VCO input should be limited such that the lock range cannot be traversed within 152 system clock cycles. The slew rate of the VCO input is determined by the programmed level of frequency detect current and the size of the zero compensation capacitor according to the following relationship:

$$
\frac{d v}{d t}=\frac{I_{f_{d e t}}}{C_{Z}}
$$

## AD9858

When frequency detection occurs, the loop is closed and the loop is locked based on the current programmed for the wide closed-loop mode. It is important that the loop be designed for closed-loop stability while in the wide closed-loop mode. In this mode, less phase margin can usually be tolerated, because this mode is only used to enhance the lock time but is not used in the locked free running state. When the wide closed-loop mode achieves phase lock as determined by an internal lock detector, the phase detector/charge pump transitions into the final closed-loop state. If no wide closed-loop current is programmed, the loop transitions directly from the frequency detect mode into the final closed-loop state. In the final closed-loop state, optimize the loop characteristics for the desired free running loop bandwidth.
The frequency detect mode is primarily useful in offset or translation loop applications where the phase detector inputs are more likely to detect large frequency transitions. For loop applications with significant amounts of division in the feedback loop, the frequency detection mode may not activate. This is due to the limited amount of frequency difference that is experienced at the phase detector inputs. For these applications, the primary means of accelerating the frequency settling time is to design the loop to acquire lock with the wide closed-loop setting and then switch to the final closed-loop setting.
As previously mentioned, care should be taken when planning for a large transition using the frequency detect mode to ensure that the charge pump does not cause the VCO to overshoot the closed-loop lock range, because cycle slipping can occur, which results in extended delays. Figure 30 shows two system responses. In the first response, the charge pump output current is maximized during the frequency detect mode so that, after 152 clock cycles, the VCO voltage exceeds the closed-loop lock range. The second system response provides less current during the frequency detect mode. Although this results in a longer delay in approaching the closed-loop lock range, because the system does not exceed the closed-loop range, the fast locking logic shifts the charge pump into intermediary closed-loop mode, resulting in a shorter overall frequency switching time.


Figure 30. Typical Charge Pump Responses

## Analog Mixer

The analog mixer is included for translation loops, also known as offset loops. The radio frequency (RF) and local oscillator (LO) inputs are designed to operate at frequencies up to 2 GHz . Both inputs are differential analog input stages. Both input stages are internally dc biased and should be connected through an external ac coupling mechanism. The expected input level is in the range of 800 mV p-p (differential). The intermediate frequency (IF) output is a differential analog output stage designed to operate at frequencies less than 400 MHz . This mixer is based on the Gilbert cell architecture.

## MODES OF OPERATION

The AD9858 DDS section has three modes of operation: single tone, frequency sweeping, and full sleep. The RF building blocks (PFD, CP, and mixer) can be active or powered down, used or unused, in the active modes.
In the single-tone mode, the device generates a single output frequency determined by a 32 -bit word (frequency tuning word, FTW) loaded to an internal register. This frequency can be changed as desired, and frequency hopping can be accomplished at a rate limited only by the time required to update the appropriate registers. If even faster hopping is needed, the four profiles allow rapid hopping among the four frequencies stored in them by means of external select pins.
The frequency sweeping mode allows for the automation of most of the frequency sweeping task, making chirp and other frequency sweeping applications possible without multiple register operations via the I/O port.

In whatever mode the device is operating, changes in frequency are phase continuous (they do not cause discontinuities in the phase of the output signal). The first phase value after a frequency change is an increment of the last phase value before the change, but at the phase increment value (FTW) of the new tuning word. (This is not the same as phase coherent over frequency changes; see Figure 31.)


WHERE $\theta=$ PHASE OF OUTPUT SIGNAL, $\Phi=$ PHASE AT TIME OF FIRST FREQUENCY TRANSITION, AND $\Phi^{\prime}=$ PHASE AT TIME OF SECOND FREQUENCY TRANSITION.
Figure 31. Difference Between a Phase Continuous Frequency Change and a Phase Coherent Frequency Change

## Single-Tone Mode

When in single-tone mode, the AD9858 generates a signal, or tone, of a single desired frequency. This frequency is set by the value loaded by the user into the chip's FTW register. This frequency can be between 0 Hz and somewhat below one-half of the DAC sampling frequency (SYSCLK). One-half of the sampling frequency is commonly called the Nyquist frequency. The practical upper limit to the fundamental frequency range of a DDS is determined by the characteristics of the external lowpass filter, known as the reconstruction filter, which must follow the DAC output of the DDS. This filter reconstructs the desired analog sine wave output signal from the stream of sampled amplitude values output by the DAC at the sample rate (SYSCLK).
A DDS is a sampled data system. As the fundamental frequency of the DDS approaches the Nyquist frequency, the lower first image approaches the Nyquist frequency from above. As the fundamental frequency approaches the Nyquist frequency, it becomes difficult, and finally impossible, to design and construct a low-pass filter that provides adequate attenuation for the first image frequency component.
The maximum usable frequency in the fundamental range of the DDS is typically between $40 \%$ and $45 \%$ relative to the SYSCLK frequency, depending on the reconstruction filter. With a 1 GHz SYSCLK, the AD9858 is capable of producing maximum output frequencies of between 400 MHz and 450 MHz , depending on the reconstruction filter and the application system requirements.

For a desired output frequency (fout) and sampling rate (SYSCLK), the FTW of the AD9858 is calculated by

$$
F T W=\left(f_{\text {out }} \times 2^{\mathrm{N}}\right) / S Y S C L K
$$

where:
$N$ is the phase accumulator resolution in bits ( 32 in the AD9858).
SYSCLK is in Hertz.
$F T W$ is a decimal number.

When the decimal number is calculated, it must be rounded to an integer and converted to a 32 -bit binary value. The frequency resolution of the AD9858 is 0.233 Hz when the SYSCLK is 1 GHz .

## Frequency Sweeping Mode

The AD9858 provides an automated frequency sweeping capability. This allows the AD9858 to generate frequency swept signals for chirped radar or other applications. The AD9858 includes features that automate much of the task of executing frequency sweeps.
The frequency sweep feature is implemented through the use of a frequency accumulator (not to be confused with the phase accumulator). The frequency accumulator repeatedly adds an incremental quantity to the current FTW, thereby creating new instantaneous frequency tuning words, causing the frequency generated by the DDS to change with time. The frequency increment, or step size, is loaded into the delta frequency tuning word (DFTW) register. The rate at which the frequency is incremented is set by the delta frequency ramp rate word (DFRRW) register. Together these registers enable the AD9858 to sweep from a beginning frequency set by the FTW, upwards or downwards, at a desired rate and frequency step size. The result is a linear frequency sweep or chirp.
The DFRRW functions as a countdown timer, in which the value of the DFRRW is decremented at the rate of SYSCLK/8. This means that the most rapid frequency word update occurs when a value of 1 is loaded into the DFRRW and results in a frequency increment at $1 / 8$ of the SYSCLK rate. With a SYSCLK of 1 GHz , the frequency can be incremented at a maximum rate of $125 \mathrm{MHz}(\mathrm{DFRRW}=1)$. The DFTW must specify whether the frequency sweep should proceed up or down from the starting frequency (FTW). Therefore, the DFTW is expressed as a twos complement binary value, in which positive indicates up and negative indicates down.


## AD9858

A DFRRW value of 0 written to the register stops all frequency sweeping. There is no automated stop-at-a-given-frequency function. The user must calculate the time interval required to reach the final frequency and then issue a command to write 0 into the DFRRW register. The time required for a frequency sweep is calculated by

$$
t=\frac{\left|f_{F}-f_{S}\right| \times 2^{34}}{S Y S C L K^{2}} \times \frac{D F R R W}{D F T W}
$$

where:
$T$ is the duration of the sweep in seconds. $f_{s}$ is the starting frequency determined by

$$
f_{S}=\frac{F T W}{2^{32}} \times S Y S C L K
$$

$f_{F}$ is the final frequency.
The delta frequency step size is given by

$$
\Delta \mathrm{f}=\frac{D F T W \times S Y S C L K}{2^{3 l}},
$$

remembering that DFTW is a signed (twos complement) value.
The time between each frequency step $(\Delta t)$ is given by

$$
\Delta \mathrm{t}=\frac{8 \times D F R R W}{\text { SYSCLK }}
$$

The value of the stop frequency $f_{F}$ is determined by

$$
f_{F}=f_{S}+t \times \frac{\Delta \mathrm{f}}{\Delta \mathrm{t}}
$$

## Returning to Starting Frequency

The original frequency tuning word (FTW), which is written into the frequency tuning register, does not change at any time during a sweep operation. This means that the DDS can return to the sweep starting frequency at any time during a sweep. Setting the control bit, autoclear frequency accumulator, forces the frequency accumulator to 0 , instantly returning the DDS to the frequency stored as FTW.

## Full Sleep Mode

Setting all of the power-down bits in the control function register activates full sleep mode. During the power-down condition, the clocks associated with the various functional blocks of the device are turned off, thereby offering a significant power savings.

## SYNCHRONIZATION

## SYNCLK and FUD Pins

Timing for the AD9858 is provided via the user-supplied REFCLK input. The REFCLK input is buffered and is the source for the internally generated SYSCLK. The frequency of SYSCLK can be either the same as REFCLK or half that of REFCLK (CFR[6]). The REFCLK input is capable of handling input frequencies as high as 2 GHz . However, the device is designed for a maximum SYSCLK frequency of 1 GHz . Thus, it is mandatory that the divide-by-2 SYSCLK function be enabled when the frequency of REFCLK is greater than 1 GHz .

SYSCLK serves as the sample clock for the DAC and is fed to a divide-by- 8 frequency divider to produce SYNCLK. SYNCLK is provided to the user on the SYNCLK pin. This enables synchronization of external hardware with the internal DDS clock of the AD9858. External hardware that is synchronized to the SYNCLK signal can then be used to provide the frequency update (FUD) signal to the AD9858. The FUD signal and SYNCLK are used to transfer the internal buffer register contents into the memory registers of the device. Figure 33 shows a block diagram of the synchronization methodology, and Figure 34 shows an I/O synchronization timing diagram.

SYNCLK is also used to synchronize the assertion of the profile select pins (PS0 and PS1). The FUD, PS0, and PS1 pins must be set up and held around the rising edge of SYNCLK.


Figure 33. I/O Synchronization Block Diagram

## AD9858


*FUD IS AN INPUT PROVIDED BY THE USER THAT MUST BE SET UP AND HELD AROUND RISING EDGES OF SYNCLK. THE OCCURRENCE OF THE RISING EDGE OF SYNCLK DURING THE HIGH STATE OF THE UPDATE REGS SIGNAL CAUSES THE BUFFER MEMORY CONTENTS TO BE TRANSFERRED INTO THE CONTROL REGISTERS. SIMILARLY, A STATE CHANGE ON THE PSO OR PS1 PIN IS EQUIVALENT TO ASSERTING A VALID FUD SEQUENCE. NOTE: I/O UPDATES ARE SYNCHRONOUS TO THE SYNCLK SIGNAL, REGARDLESS OF THE SYNCHRONIZATION MODE SELECTED.

Figure 34. I/O Synchronization Timing Diagram

## Frequency Planning

To achieve the best possible spurious performance when using the AD9858 in a hybrid synthesizer configuration, employ frequency planning. Frequency planning consists of being aware of the mechanisms that determine the location of the worst-case spurs and then using the appropriate loop tuning parameters to place these spurs either outside the loop bandwidth, so that they are attenuated, or completely outside the frequency range of interest.
When using the fractional divider configuration, the worst-case spurs occur whenever the images of the DAC harmonics fold back such that they are close to the DAC fundamental or carrier frequency. If these images fall within the loop bandwidth, they are gained up by approximately $20 \times \log \mathrm{N}$, where N is the gain in the loop. If N is relatively high, these spurs can still realize significant gain, even if they are slightly outside the loop bandwidth, because the loop attenuation rate is typically $20 \mathrm{~dB} / \mathrm{dec}$ in this region. DAC images occur at

$$
N \times f_{\text {CLOCK }} \pm M \times f_{\text {OUT }}
$$

where $N$ and $M$ are integer multiples of $f_{\text {CLOCK }}$ and $f_{\text {OUT, }}$ respectively.
Figure 20 shows a high spurious condition where the low-order odd harmonics are folding back around the fundamental. Figure 24 shows that the worst spurs are confined to a narrow region around the carrier and that wideband spurs are attenuated. Figure 17 shows an alternate frequency plan that results in the same carrier frequency. The output frequency of the DAC is set by

$$
f_{\text {OUT }}=f_{\text {CLOCK }} \times F T W / 2^{\mathrm{N}}
$$

This makes it possible to produce the same fout by different combinations of f flock ${ }^{\text {and FTW. In this case, the worst DAC }}$ spurs are placed well outside the loop bandwidth such that they are attenuated below the noise floor. Figure 21 shows a wideband plot for this frequency plan.

Other frequency combinations that result in high spurious signals are when subharmonics of $f_{\text {clock }}$ fall within or near the loop bandwidth. To avoid this, ensure that the DAC fout is sufficiently offset from the subharmonics of fclock such that these products are attenuated by the loop.
Frequency planning for the translation loop is similar in that the DAC images and the fclock subharmonics need to be considered. Figure 25 and Figure 26 show results for a high spurious configuration where odd order images are folding back close to the carrier. Figure 22 and Figure 23 show an alternative frequency plan that generates the same carrier frequency with low spurious content. Because this loop also requires a mixer LO frequency, additional care is required in planning for this frequency arrangement. Generally, there is some mixer LO feedthrough. The amount of feedthrough depends on the PCB layout isolation as well as the mixer LO power level, but levels of -80 dBc can typically be achieved. Figure 26 shows results for a situation where the mixer LO component shows up in the spectrum at 1.41 GHz , and another spur component shows up at Mixer LO $+\mathrm{f}_{\text {CLOCK }} / 8$. This places the mixer LO frequency well outside the bandwidth of interest, resulting in the spectrum shown in Figure 25.

## PROGRAMMING THE AD9858

The transfer of data from the user to the DDS core of the device is a 2 -step process. In a write operation, the user first writes the data to the I/O buffer by using either the parallel port (which includes bits for address and data) or the serial port (where the address and data are combined in a serial word). Regardless of the method used to enter data to the I/O buffer, the DDS core cannot access the data until the data is latched into the memory registers from the I/O buffer. Toggling the FUD pin or changing one of the profile select pins causes an update of all elements of the I/O buffer memory into the register memory of the DDS core.

## AD9858

## I/O Port Functionality

The I/O port can operate in either serial or parallel programming mode. Mode selection is accomplished via the SPSELECT pin.
The ability to read back the contents of a register is provided in both modes to facilitate the debug process during the user's prototyping phase of a design. In either mode, however, the reading back of profile registers requires that the profile select pins (PS0 and PS1) be configured to select the desired register bank. When reading a register that resides in one of the profiles, the register address acts as an offset to select one of the registers among the group of registers defined by the profile. The profile select pins control the base address of the register bank and select the appropriate register grouping.

## Parallel Programming Mode

In parallel programming mode, the I/O port makes use of eight bidirectional data pins (D7 to D0), six address input pins (ADDR5 to ADDR0), a read input pin ( $\overline{\mathrm{RD}}$ ), and a write input pin ( $\overline{\mathrm{WR}})$. A register is selected by providing the proper address combination as defined in the register map (see Table 6). Read or write functionality is invoked by pulsing the appropriate pin ( $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ ); the two operations are mutually exclusive. The read or write data is transported on the D7 to D0 pins. The correlation between the D7 to D0 data bits and their functionality at a specific register address is detailed in the register map (see Table 6) and register bit description.
Parallel I/O operation allows write access to each byte of any register in the I/O buffer memory in a single I/O operation. Readback capability is slower than write capability. It is intended as a low speed function for debug purposes. Timing for both write and read cycles is depicted in Figure 35 and Figure 36.


Figure 35. I/O Port Write Cycle Timing (Parallel)


## Serial Programming Mode

In serial programming mode, the I/O port uses a chip select pin $(\overline{\mathrm{CS}})$, a serial clock pin (SCLK), an I/O reset pin (IORESET), and either one or two serial data pins (SDIO and/or SDO). The number of serial data pins used depends on the configuration of the I/O port, that is, whether it has been configured for 2-wire or 3-wire serial operation as defined by the control function register. In 2-wire mode, the SDIO pin operates as a bidirectional serial data pin. In 3-wire mode, the SDIO pin operates as a serial data input pin only, and the SDO pin acts as the serial output. The maximum rate of SCLK is guaranteed only for write operation.
The serial port is an SPI-compatible serial interface. Serial port communication occurs in two phases. Phase 1 is an instruction cycle consisting of an 8 -bit word. The MSB of the instruction byte flags the ensuing operation as a read or write operation. The six LSBs define the serial address of the target register as defined in the register map. The instruction byte format is given in Table 5.

Table 5.

| D7 (MSB) | D6 | D5 | D4 | D3 | D2 | D1 | D0 (LSB) |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1: Read <br> 0: Write | X | A5 | A4 | A3 | A2 | A1 | A0 |

Phase 2 of a serial port communication contains the data to be routed to/from the addressed register. The number of bytes transferred during Phase 2 depends on the length of the target register. Serial operation requires that all bits associated with a serial register address be transferred.

Both phases of a serial port communication require the serial data clock (SCLK) to be operating. When writing to the device, serial bits are transferred on the rising edge of SCLK. When reading from the device, serial output bits are transferred on the falling edge of SCLK. The bit order for both phases of a serial port communication is selectable via the control function register. The $\overline{\mathrm{CS}}$ pin serves as a chip select control line. When $\overline{\mathrm{CS}}$ is in a Logic 1 state, the SDO and SDIO pins are disabled (forced into a high impedance state). When the $\overline{\mathrm{CS}}$ pin is in a Logic 0 state, the SDO and SDIO pins are active. This allows multiple devices to reside on a single serial bus. If multiple devices are connected to the same serial bus, then communication with an individual device is accomplished by setting $\overline{\mathrm{CS}}$ to a Logic 0 state on the target device, but to a Logic 1 state on all other devices. In this way, serial communication occurs only between the controller and the target device.
When I/O synchronization is lost between the AD9858 and the external controller, the IORESET pin provides a means to reestablish synchronization without initializing the entire device. Asserting the active high IORESET pin resets the serial port state machine. This terminates the current I/O operation and puts the device into a state in which the next eight SCLK pulses are expected to be the instruction byte of the next I/O transfer. Any information previously written to the memory registers during the last valid communication cycle prior to loss of synchronization remains intact.

## AD9858

## REGISTER MAP

The registers are listed in Table 6. The serial address and parallel address numbers associated with each of the registers are shown in hexadecimal format. Square brackets [] are used to reference specific bits or ranges of bits. For example, [3] designates Bit 3, and [7:3] designates the range of bits from 7 down to 3 , inclusive.

Table 6.

| Register <br> Name | Address |  | (MSB) <br> Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | $\begin{aligned} & \hline \text { (LSB) } \\ & \text { Bit } 0 \end{aligned}$ | Default Value | Profile |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Ser | Par |  |  |  |  |  |  |  |  |  |  |
| Control function register (CFR) | 0x00 | $\begin{aligned} & \hline 0 \times 00 \\ & {[7: 0]} \end{aligned}$ | Not used | 2 GHz divider disable | SYNCLK disable | Mixer powerdown | Phase detect powerdown | Powerdown | SDIO input only | LSB first | 0x18 | N/A |
|  |  | $\begin{aligned} & \hline 0 \times 01 \\ & {[15: 8]} \end{aligned}$ | Freq. sweep enable | Enable sine output | Charge pump offset | Phase detector divider ratio ( N ) (see Table 10) |  | Charge pump polarity | Phase detector divider ratio (M) (see Table 11) |  | 0x00 | N/A |
|  |  | $\begin{aligned} & 0 \times 02 \\ & {[23: 16]} \end{aligned}$ | Auto Clr freq. accum | Auto Clr phase accum | Load <br> delta freq timer | Clear freq accum | Clear phase accum | Not used | Fast lock enable | FTW for fast lock | 0x00 | N/A |
|  |  | $\begin{aligned} & \hline 0 \times 03 \\ & {[31: 24]} \end{aligned}$ | Frequency detect mode charge pump current (see Table 7) |  | Final closed-loop mode charge pump current (see Table 8) |  |  | Wide closed-loop mode charge pump current (see Table 9) |  |  | 0x00 | N/A |
| Delta freq. tuning word (DFTW) | 0x01 | 0x04 | Delta Frequency Word[7:0] |  |  |  |  |  |  |  |  | N/A |
|  |  | 0x05 | Delta Frequency Word[15:8] |  |  |  |  |  |  |  |  | N/A |
|  |  | 0x06 | Delta Frequency Word[23:16] |  |  |  |  |  |  |  |  | N/A |
|  |  | 0x07 | Delta Frequency Word[31:24] |  |  |  |  |  |  |  |  | N/A |
| Delta frequency ramp rate (DFRRW) | 0x02 | 0x08 | Delta Frequency Ramp Rate Word[7:0] |  |  |  |  |  |  |  |  | N/A |
|  |  | 0x09 | Delta Frequency Ramp Rate Word[15:8] |  |  |  |  |  |  |  |  | N/A |
| Frequency | 0x03 | 0x0A | Frequency Tuning Word 0[7:0] |  |  |  |  |  |  |  | 0x00 | 0 |
| Tuning |  | Ox0B | Frequency Tuning Word 0[15:8] |  |  |  |  |  |  |  | 0x00 | 0 |
| Word 0 <br> (FTWO) |  | 0x0C | Frequency Tuning Word 0[23:16] |  |  |  |  |  |  |  | 0x00 | 0 |
|  |  | 0x0D | Frequency Tuning Word 0[31:24] |  |  |  |  |  |  |  | 0x00 | 0 |
| Phase Offset Word 0 (POW0) | 0x04 | 0x0E | Phase Offset Word 0[7:0] |  |  |  |  |  |  |  | 0x00 | 0 |
|  |  | 0x0F | Not used |  | Phase Offset Word 0[13:8] |  |  |  |  |  | 0x00 | 0 |
| Frequency <br> Tuning <br> Word 1 <br> (FTW1) | 0x05 | 0x10 | Frequency Tuning Word 1[7:0] |  |  |  |  |  |  |  |  | 1 |
|  |  | 0x11 | Frequency Tuning Word 1[15:8] |  |  |  |  |  |  |  |  | 1 |
|  |  | 0x12 | Frequency Tuning Word 1[23:16] |  |  |  |  |  |  |  |  | 1 |
|  |  | 0x13 | Frequency Tuning Word 1[31:24] |  |  |  |  |  |  |  |  | 1 |
| Phase Offset Word 1 (POW1) | 0x06 | 0x14 | Phase Offset Word 1[7:0] |  |  |  |  |  |  |  |  | 1 |
|  |  | 0x15 | Not used |  | Phase Offset Word 1[13:8] |  |  |  |  |  |  | 1 |
| Frequency <br> Tuning <br> Word 2 <br> (FTW2) | 0x07 | 0x16 | Frequency Tuning Word 2[7:0] |  |  |  |  |  |  |  |  | 2 |
|  |  | 0x17 | Frequency Tuning Word 2[15:8] |  |  |  |  |  |  |  |  | 2 |
|  |  | 0x18 | Frequency Tuning Word 2[23:16] |  |  |  |  |  |  |  |  | 2 |
|  |  | 0x19 | Frequency Tuning Word 2[31:24] |  |  |  |  |  |  |  |  | 2 |


| Register <br> Name | Address |  | (MSB) <br> Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | $\begin{aligned} & \hline \text { (LSB) } \\ & \text { Bit } 0 \end{aligned}$ | Default Value | Profile |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Ser | Par |  |  |  |  |  |  |  |  |  |  |
| Phase Offset Word 2 (POW2) | 0x08 | 0x1A | Phase Offset Word 2[7:0] |  |  |  |  |  |  |  |  | 2 |
|  |  | 0x1B | Not used |  | Phase Offset Word 2[13:8] |  |  |  |  |  |  | 2 |
| Frequency <br> Tuning <br> Word 3 <br> (FTW3) | 0x09 | 0x1C | Frequency Tuning Word 3[7:0] |  |  |  |  |  |  |  |  | 3 |
|  |  | 0x1D | Frequency Tuning Word 3[15:8] |  |  |  |  |  |  |  |  | 3 |
|  |  | 0x1E | Frequency Tuning Word 3[23:16] |  |  |  |  |  |  |  |  | 3 |
|  |  | 0x1F | Frequency Tuning Word 3[31:24] |  |  |  |  |  |  |  |  | 3 |
| Phase Offset Word 3 (POW3) | 0x0A | 0x20 | Phase Offset Word 3[7:0] |  |  |  |  |  |  |  |  | 3 |
|  |  | 0x21 | Not used |  | Phase Offset Word 3[13:8] |  |  |  |  |  |  | 3 |
| Reserved | 0x0B | 0x22 | Reserved, do not write, leave at 0xFF |  |  |  |  |  |  |  | 0xFE | N/A |
|  |  | 0x23 | Reserved, do not write, leave at 0xFF |  |  |  |  |  |  |  | 0xFF | N/A |

## REGISTER BIT DESCRIPTIONS

## Control Function Register (CFR)

The CFR comprises four bytes. CFR is used to control the various functions, features, and modes of the AD9858. The functionality of each bit follows. Note that the register bits are identified according to their serial register bit locations beginning with the most significant bit.

## CFR[31:30]: Frequency Detect Mode Charge Pump Current

These bits are used to set the scale factor for the frequency detect mode charge pump output current (see Table 7). The charge pump delivers the scaled output current when the control logic forces the charge pump into its frequency detect operating mode. The charge pump's baseline output current ( $\mathrm{I}_{\mathrm{CPO}}$ ) is determined by the external CPISET resistor and is given by

$$
I_{C P 0}=1.24 / C P I S E T
$$

The recommended nominal value of the CPISET resistor is $2.4 \mathrm{k} \Omega$, which yields a baseline current of $500 \mu \mathrm{~A}$.

Table 7.

| CFR[31:30] | Frequency Detect Mode <br> Charge Pump Scale Value | Notes |
| :--- | :--- | :--- |
| 00 | 0 | lout $=0$ (default) |
| 01 | 2 | lout $=20 \times I_{\text {CPO }}$ |
| 10 | 3 | lout $=40 \times I_{\text {CPO }}$ |
| 11 | 4 | lout $=60 \times I_{\text {CP0 }}$ |

## CFR[29:27]: Final Closed-Loop Mode Charge Pump Current

These bits are used to set the scale factor for the final closedloop mode charge pump output current (see Table 8). The charge pump delivers the scaled output current when the control logic forces the charge pump into its final closed-loop mode.

Table 8.

| CFR[29:27] | Final Closed-Loop Mode <br> Charge Pump Scale Value | Notes |
| :--- | :--- | :--- |
| $0 x x$ | 0 | lout $=0$ (default) |
| 100 | 1 | lout $=I_{\text {CPO }}$ |
| 101 | 2 | lout $^{2} 2 \times I_{\text {CPO }}$ |
| 110 | 3 | lout $=3 \times I_{\text {CPO }}$ |
| 111 | 4 | lout $=4 \times I_{\text {CPO }}$ |

## CFR[26:24]: Wide Closed-Loop Mode Charge Pump Current

These bits are used to set the scale factor for the wide closedloop charge pump output current (see Table 9). The charge pump delivers the scaled output current when the control logic forces the charge pump into its wide closed-loop operating mode.

Table 9.

| CFR[26:24] | Wide Closed-Loop Mode Charge Pump Scale Value | Notes |
| :---: | :---: | :---: |
| 000 | 0 | Iout $=0$ (default) |
| 001 | 2 | $\mathrm{l}_{\text {Out }}=2 \times \mathrm{I}_{\text {cpo }}$ |
| 010 | 4 | lout $=4 \times \mathrm{lcpo}$ |
| 011 | 6 | l OUt $=6 \times \mathrm{I}_{\text {cpo }}$ |
| 100 | 8 | $\mathrm{l}_{\text {lout }}=8 \times \mathrm{l}$ cpo |
| 101 | 10 | lout $=10 \times \mathrm{lcpo}$ |
| 110 | 12 | lout $=12 \times \mathrm{I}_{\text {cpo }}$ |
| 111 | 14 | lout $=14 \times \mathrm{I}_{\text {cpo }}$ |

## CFR[23]: Auto Clear Frequency Accumulator Bit

When CFR[23] = 0 (default), a new delta frequency word is applied to the input of the accumulator and added to the currently stored value.

When CFR[23] $=1$, this bit automatically synchronously clears (loads zeros into) the frequency accumulator for one cycle upon reception of the FUD sequence indicator.

## AD9858

## CFR[22]: Auto Clear Phase Accumulator Bit

When CFR[22] $=0$ (default), a new frequency tuning word is applied to the input of the phase accumulator and added to the currently stored value.

When CFR[22] $=1$, this bit automatically synchronously clears (loads zeros into) the phase accumulator for one cycle upon reception of the FUD sequence indicator.

## CFR[21]: Load Delta Frequency Timer

When CFR[21] = 0 (default), the contents of the delta frequency ramp rate word are loaded into the ramp rate timer (down counter) upon detection of a FUD sequence.
When CFR[21] = 1 , the contents of the delta frequency ramp rate word are loaded into the ramp rate timer upon timeout with no regard to the state of the FUD sequence indicator (that is, the FUD sequence indicator is ignored).

## CFR[20]: Clear Frequency Accumulator Bit

When CFR[20] = 1 , the frequency accumulator is synchronously cleared and is held clear until CFR[20] is returned to a Logic 0 state (default).

## CFR[19]: Clear Phase Accumulator Bit

When CFR[19] = 1 , the phase accumulator is synchronously cleared and is held clear until CFR[19] is returned to a Logic 0 state (default).

## CFR[18]: Not Used.

## CFR[17]: Fast Lock Enable Bit

When CFR[17] $=0$ (default), the PLL's fast lock algorithm is disabled. When CFR[17] = 1 , the PLL's fast-lock algorithm is active.

## CFR[16]: FTW for Fast Lock Bit

This bit allows the user to control whether or not the PLL's fast lock algorithm uses the tuning word value to determine whether or not to enter fast locking mode.
When CFR[16] $=0$ (default), the fast locking algorithm of the PLL considers the relationship between the programmed frequency tuning word and the instantaneous frequency as part of the locking process.
When CFR[16] = 1 , the fast locking algorithm of the PLL does not use the frequency tuning word as part of the locking process.

## CFR[15]: Frequency Sweep Enable Bit

When CFR[15] = 0 (default), the device is in single-tone mode. When CFR $[15]=1$, the device is in the frequency sweep mode.

## CFR[14]: Enable Sine Output Bit

When CFR[14] $=0$ (default), the angle-to-amplitude conversion logic employs a cosine function.
When $\operatorname{CFR}[14]=1$, the angle-to-amplitude conversion logic employs a sine function.

## CFR[13]: Charge Pump Offset Bit

When CFR[13] $=0$ (default), the charge pump operates with normal current settings.

When CFR[13] = 1 , the charge pump operates with offset current settings (see Charge Pump section).

## CFR[12:11]: Phase Detector Divider Ratio (N)

These bits set the phase detector divide value (see Table 10).
Table 10.

| CFR[12:11] | Phase Detector Divider Ratio (N) | Notes |
| :--- | :--- | :--- |
| 00 | 1 | Default value |
| 01 | 2 |  |
| 1 x | 4 | LSB ignored |

## CFR[10]: Charge Pump Polarity Bit

When CFR[10] $=0$ (default), the charge pump is set up for operation with a ground-referenced VCO. In this mode, the charge pump sources current when the frequency at $\mathrm{PD}_{\text {IN }}$ is less than the frequency at DIV IN. It sinks current when the opposite is true.
When CFR[10] = 1 , the charge pump is set up for a supplyreferenced VCO. In this mode, the source/sink operation of the charge pump is opposite that for a ground-referenced VCO.

CFR[9:8]: Phase Detector Divider Ratio (M)
These bits set the phase detector divide value (see Table 11).
Table 11.

| CFR[9:8] | Phase Detector Divider Ratio (M) | Notes |
| :--- | :--- | :--- |
| 00 | 1 | Default value |
| 01 | 2 |  |
| 1 x | 4 | LSB ignored |

## CFR[7]: Not Used

## CFR[6]: 2 GHz Divider Disable Bit

When CFR[6] $=0$ (default), the REFCLK divide-by-2 function is enabled. REFCLK input can be up to 2 GHz .
When CFR[6] = 1 , the REFCLK divide-by-2 function is disabled. REFCLK input must be no more than 1 GHz .

## CFR[5]: SYNCLK Disable Bit

When CFR[5] $=0$ (default), the SYNCLK pin is active.
When CFR[5] $=1$, the SYNCLK pin assumes a static Logic 0 state (disabled). In this state, the pin drive logic is shut down to keep noise generated by the digital circuitry at a minimum. However, the synchronization circuitry remains active (internally) to maintain normal device timing.

## CFR[4:2]: Power-Down Bits

Active high (Logic 1) powers down the respective function. Writing a Logic 1 to all three bits causes the device to enter full sleep mode.

CFR[4] is used to shut down the analog mixer stage (default =1).
CFR[3] is used to shut down the phase detector and charge pump circuitry (default $=1$ ).
CFR[2] is used to shut down the DDS core and DAC and to stop all internal clocks except SYNCLK $($ default $=0)$.

## CFR[1]: SDIO Input Only

When CFR[1] = 0 (default), the SDIO pin has bidirectional operation (2-wire serial programming mode).

When CFR[1] = 1 , the serial data I/O pin (SDIO) is configured as an input only pin (3-wire serial programming mode).

## CFR[0]: LSB First

This bit has an effect on device operation only if the I/O port is configured as a serial port.
When CFR $[0]=0$ (default), MSB first format is active.
When CFR $[0]=1$, LSB first format is active.

## OTHER REGISTERS

## Delta Frequency Tuning Word (DFTW)

The DFTW register comprises four bytes. The contents of the DFTW are applied to the input of the frequency accumulator. When the device is in the frequency sweep mode, the output of the frequency accumulator is added to the frequency tuning word and fed to the phase accumulator. This provides the frequency sweep capability of the AD9858.

## Delta Frequency Ramp Rate Word (DFRRW)

The DFRRW comprises two bytes. The DFRRW is a 16-bit unsigned number used to clock the frequency accumulator.

## USER PROFILE REGISTERS

The user profile registers are comprised of the four frequency tuning words and four phase offset words. Each pair of frequency and phase registers forms a configurable user profile, selected by the user profile pins.

## User Profiles

The AD9858 features four user profiles (0 to 3) that are selected by the profile select pins (PS0 and PS1) on the device. Each profile has its own frequency tuning word. This allows the user to load a different frequency tuning word into each profile, which can then be selected as desired by the profile select pins. This makes it possible to hop among the different frequencies at rates up to $1 / 16$ of the SYSCLK while in single-tone mode.

The AD9858 also provides a 14-bit phase offset word (POW) for each profile. The value in this register is a 14-bit unsigned number (POW) that represents the proportional ( $\mathrm{PO} / 2^{14}$ ) phase offset to be added to the instantaneous phase value. This allows the phase of the output signal to be adjusted in fine increments of phase (about $0.022^{\circ}$ ). It is possible to update the FTW and POW of any profile while the AD9858 is operating at the frequency specified by another profile and then switch to the profile containing the newly loaded frequency. Changing the current profile updates both parameters so care must be taken to ensure that no unwanted parameter changes take place.

It is also possible to repeatedly write a new frequency into the FTW register of a selected profile and to jump to the new frequency by strobing the frequency update pin (FUD). This allows hopping to arbitrary frequencies but is limited in the rate at which this can be accomplished by the speed of the I/O port ( 100 MHz in parallel mode) and the necessity to transfer several bytes of data for each new frequency tuning word. This can be accomplished rapidly enough for many applications.

## Phase Offset Control

A 14-bit phase offset $(\theta)$ can be added to the output of the phase accumulator by means of the phase offset words stored in the memory registers. This feature provides the user with three different methods of phase control.

The first method is a static phase adjustment, where a fixed phase offset is loaded into the appropriate phase offset register and left unchanged. The result is that the output signal is offset by a constant angle relative to the nominal signal. This allows the user to phase align the DDS output with an external signal, if necessary.
The second method of phase control is where the user regularly updates the appropriate phase offset register via the I/O port. By properly modifying the phase offset as a function of time, the user can implement a phase modulated output signal. The rate at which phase modulation can be performed is limited by both the speed of the I/O port and the frequency of SYSCLK.
The third method of phase control involves the profile registers, in which the user loads up to four different phase offset values into the appropriate profiles. The user can then select among the four preloaded phase offset values via the AD9858 profile select pins. Therefore, the phase changes are accomplished by driving the hardware pins rather than writing to the I/O port, thereby avoiding the speed limitation imposed by the I/O port. However, this method is restricted to only four phase offset values (one phase offset value per profile). Each profile has an associated frequency and phase value. Changing the current profile updates both parameters; therefore, care must be taken to ensure that no unwanted parameter changes take place.
The phase offset value is routed through a unit delay ( $\mathrm{z}^{-1}$ ) block. This is done to ensure that updates of the phase offset values exhibit the same amount of latency as updates of the frequency tuning word.

## AD9858

## Profile Selection

A profile consists of a specific group of memory registers (see Table 6). In the AD9858, each profile contains a 32-bit frequency tuning word and a 14 -bit phase offset word. Each profile is selectable via two external profile select pins (PS0 and PS1), as defined in Table 12. The specific mapping of registers to profiles is detailed in the Register Bit Descriptions section. The user should be aware that selection of a profile is internally synchronized with DDS CLK using the SYNCLK timing. That is, SYNCLK is used to synchronize the assertion of the profile select pins (PS0 and PS1). Therefore, the PS0 and PS1 pins must be set up and held around the rising edge of SYNCLK.

Table 12.

| PS1 | PS0 | Profile |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 2 |
| 1 | 1 | 3 |

## APPLICATIONS INFORMATION



Figure 37. DDS Synthesizer Translation Loop Oscillator (Implemented in Translation Loop Evaluation Board)


Figure 38. DDS Synthesizer Single-Loop PLL Up-Conversion


Figure 39. DDS Synthesizer AD9858 as Fractional N Synthesizer (Implemented in Fractional Divide Evaluation Board)

## AD9858

## EVALUATION BOARDS

The AD9858 has three different evaluation board designs. The first design is the traditional DDS evaluation board (see Figure 38). In this design, the DDS is clocked and the output is taken directly from the DAC. The analog mixer and PLL blocks are made available for separate evaluation.
The second design is a fractional divide loop (see Figure 39). This evaluation board was designed to incorporate the DDS, the phase frequency detector, and the charge pump. In this application, the DDS is used in a PLL loop. Unlike a fixed divider used in traditional PLL loops, the output signal is divided and fed back to the phase frequency detector by the DDS. To do this, the output signal of the PLL loop is fed to the DDS as REFCLK. The DDS is programmed to match the reference input frequency. Because the DDS output frequency can take on $2^{32}$ potential values between 0 Hz and one-half of the PLL loop output frequency, this enables frequency resolution on the order of 470 MHz , assuming a PLL loop output frequency of 2 GHz .

The third design is a translation loop or offset loop (see Figure 37). In this design, the analog mixer is incorporated into the feedback path of the loop. This allows direct up-conversion to the transmission frequency.
The three evaluation boards have separate schematics, BOMs, and instructions. See www.analog.com/dds for more information.

Table 13. Evaluation Boards for the AD9858

| Model | Description |
| :--- | :--- |
| AD9858/PCBZ | AD9858 Frequency Synthesizer Board |
| AD9858/FDPCB | AD9858 Fractional Divide Loop Frequency <br> Synthesizer Board |
| AD9858/TLPCBZ | AD9858 Translation Loop Frequency <br> Synthesizer Board |

## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MS-026-AED-HD
Figure 40. 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP_EP]
(SV-100-1)
Dimensions shown in millimeters

## WARNING

The TQFP_EP (thermal slug) must be attached to the ground plane or some other large metal mass for thermal transfer. Failure to do so may cause excessive die temperature rise and damage to the device.

ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9858BSV $_{\text {AD9858BSVZ }}{ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 100 -Lead TQFP_EP | SV-100-1 |
| AD9858/PCBZ $^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 100 -Lead TQFP_EP | SV-100-1 |
| AD9858/FDPCB |  | Generic Evaluation Board |  |
| AD9858/TLPCBZ $^{1}$ |  | Fractional Divide Evaluation Board |  |

[^0]
## AD9858

NOTES

NOTES

## AD9858

## NOTES


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.

