

## **Freescale Semiconductor**

Data Sheet: Technical Data

# Document Number: MC9S08SV16

Rev. 2, 7/2009



# MC9S08SV16 Series

Covers: MC9S08SV16 and MC9S08SV8



32-Pin LQFP 873A-03



#### Features:

- 8-Bit HCS08 Central Processor Unit (CPU)
  - Up to 40 MHz CPU at 2.7 V to 5.5 V across temperature range of –40 °C to 85 °C
  - HC08 instruction set with added BGND instruction
  - Support for up to 32 interrupt/reset sources
- · On-Chip Memory
  - Up to 16 KB flash read/program/erase over full operating voltage and temperature
  - Up to 1024-byte random-access memory (RAM)
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- Power-Saving Modes
  - Two low power stop modes; reduced power wait mode
  - Allows clocks to remain enabled to specific peripherals in stop3 mode
- Clock Source Options
  - Oscillator (XOSC) Loop-control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 39.0625 kHz or 1 MHz to 16 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supporting bus frequencies up to 20 MHz
- System Protection
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-voltage detection with reset or interrupt; selectable trip points
  - Illegal opcode detection with reset
  - Illegal address detection with reset
  - Flash block protection
- Development Support
  - Single-wire background debug interface
  - Breakpoint capability to allow single breakpoint setting during in-circuit debugging (plus two more breakpoints)

 On-chip in-circuit emulator (ICE) debug module containing two comparators and nine trigger modes

#### · Peripherals

- IPC Interrupt priority controller to provide hardware based nested interrupt mechanism
- ADC 12-channel, 10-bit resolution; 2.5 μs conversion time; automatic compare function;
   1.7 mV/°C temperature sensor; internal bandgap reference channel; operation in stop; optional hardware trigger; fully functional from 2.7 V to 5.5 V
- TPM One 6-channel and one 2-channel timer/pulse-width modulators (TPM) modules; selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
- MTIM16 One 16-bit modulo timer
- SCI One serial communications interface module with optional 13-bit break; LIN extensions
- SPI One serial peripheral interface module in 8-bit data length mode with a receiving data buffer hardware match function
- IIC Inter-integrated circuit bus module capable of operation up to 100 kbps with maximum bus loading; multi-master operation; programmable slave address; interrupt-driven byte-by-byte data transfer; broadcast mode; 10-bit addressing
- ACMP Analog comparator with option to compare to internal reference
- **RTC** Real time counter
- KBI— 8-pin keyboard interrupt module with software selectable polarity on edge or edge/level modes
- Input/Output
  - 30 GPIOs including one output-only pin and one input-only pin
- Package Options
  - 32-pin SDIP
  - 32-pin LQFP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2009. All rights reserved.





# **Table of Contents**

| 1 | MCU Block Diagram                          |   | 5.9.1 Control Timing                      | 23 |
|---|--------------------------------------------|---|-------------------------------------------|----|
|   | System Clock Distribution                  |   | 5.9.2 TPM Module Timing                   | 24 |
|   | Pin Assignments                            |   | 5.9.3 SPI Timing                          |    |
|   | Memory Map                                 |   | 5.10 Analog Comparator (ACMP) Electricals |    |
|   | Electrical Characteristics9                |   | 5.11 ADC Characteristics                  |    |
|   | 5.1 Introduction                           |   | 5.12 Flash Specifications                 | 30 |
|   | 5.2 Parameter Classification9              |   | 5.13 EMC Performance                      |    |
|   | 5.3 Absolute Maximum Ratings               |   | 5.13.1Radiated Emissions                  | 31 |
|   | 5.4 Thermal Characteristics                | 6 | Ordering Information                      | 32 |
|   | 5.5 ESD Protection and Latch-Up Immunity11 |   | Package Information                       |    |
|   | 5.6 DC Characteristics                     |   | 7.1 Mechanical Drawings                   | 33 |
|   | 5.7 Supply Current Characteristics18       |   | · ·                                       |    |
|   | 5.8 External Oscillator (XOSC) and ICS     |   |                                           |    |
|   | Characteristics                            |   |                                           |    |
|   | 5.9 AC Characteristics                     |   |                                           |    |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Rev | Date      | Description of Changes                                                                                 |
|-----|-----------|--------------------------------------------------------------------------------------------------------|
| 1   | 4/2/2009  | Initial public release.                                                                                |
| 2   | 7/20/2009 | Updated Section 5.13, "EMC Performance." Corrected Table 1. Corrected default trim value to 31.25 kHz. |

# **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

### Reference Manual (MC9S08SV16RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.



# 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of MC9S08SV16 series MCU.



Figure 1. MC9S08SV16 Series Block Diagram



**System Clock Distribution** 

# 2 System Clock Distribution

MC9S08SV16 series use ICS module as clock sources. The ICS module can use internal or external clock source as reference to provide up to 40 MHz CPU clock. The output of ICS module includes,

- OSCOUT— XOSC output provides EXTAL reference clock to ADC and RTC.
- ICSIRCLK ICS internal clock reference provides clock source of RTC.
- ICSFFCLK ICS fixed frequency clock reference (around 32.768 kHz) provides double of the fixed lock signal to TPMs and MTIM16.
- ICSOUT ICS CPU clock provides double of bus clock which is basic clock reference of peripherals.
- ICSLCLK Alternate BDC clock provides debug signal to BDC module.

The TCLK pin is an extra external clock source. When TCLK is enabled, it can provide alternate clock source to TPMs and MTIM16. The on-chip 1 kHz clock can provide clock source of RTC and COP modules.



Figure 2. System Clock Distribution Diagram

5



# 3 Pin Assignments

This section shows the pin assignments for the MC9S08SV16 series devices.



Figure 3. MC9S08SV16 Series 32-Pin SDIP Package

MC9S08SV16 Series Data Sheet, Rev. 2





Figure 4. MC9S08SV16 Series 32-Pin LQFP Package

Table 1. Pin Availability by Package Pin-Count

| Pin N   | umber   |          |     | < Lowest | est <b>Priority</b> > Highest |         |     |          |     |
|---------|---------|----------|-----|----------|-------------------------------|---------|-----|----------|-----|
| 32-SDIP | 32-LQFP | Port Pin | I/O | Alt 1    | I/O                           | Alt 2   | I/O | Alt 3    | I/O |
| 1       | 29      | PTC5     | I/O | SPSCK    | I/O                           |         |     |          |     |
| 2       | 30      | PTC4     | I/O | SS       | I/O                           |         |     |          |     |
| 3       | 31      | PTA5     | ı   | IRQ      | I                             | TCLK    | I   | RESET    | I   |
| 4       | 32      | PTD2     | I/O |          |                               | TPM1CH2 | I/O |          |     |
| 5       | 1       | PTA4     | 0   | ACMPO    | 0                             | BKGD    | _   | MS       | I   |
| 6       | 2       | PTD0     | I/O | SCL      | I/O                           |         |     |          |     |
| 7       | 3       | PTD1     | I/O | SDA      | I/O                           |         |     |          |     |
| 8       | 4       |          |     |          |                               |         |     | $V_{DD}$ | I   |
| 9       | 5       |          |     |          |                               |         |     | $V_{SS}$ | I   |
| 10      | 6       | PTB7     | I/O | EXTAL    | I                             |         |     |          |     |
| 11      | 7       | PTB6     | I/O | XTAL     | 0                             |         |     |          |     |
| 12      | 8       | PTB5     | I/O |          |                               | TPM1CH1 | I/O |          |     |
| 13      | 9       | PTD3     | I/O |          |                               | TPM1CH3 | I/O |          |     |
| 14      | 10      | PTB4     | I/O |          |                               | TPM1CH0 | I/O |          |     |

MC9S08SV16 Series Data Sheet, Rev. 2



Table 1. Pin Availability by Package Pin-Count (continued)

| Pin N   | umber   |          |     | < Lowest | Priority> Highest |         |     |       |     |
|---------|---------|----------|-----|----------|-------------------|---------|-----|-------|-----|
| 32-SDIP | 32-LQFP | Port Pin | I/O | Alt 1    | I/O               | Alt 2   | I/O | Alt 3 | I/O |
| 15      | 11      | PTC3     | I/O |          |                   | ADP11   | ı   | ACMP- | I   |
| 16      | 12      | PTC2     | I/O |          |                   | ADP10   | I   | ACMP+ | I   |
| 17      | 13      | PTC1     | I/O |          |                   | ADP9    | I   |       |     |
| 18      | 14      | PTC0     | I/O |          |                   | ADP8    | I   |       |     |
| 19      | 15      | PTB3     | I/O | KBIP7    | I                 | ADP7    | I   |       |     |
| 20      | 16      | PTD4     | I/O |          |                   | TPM1CH4 | I/O |       |     |
| 21      | 17      | PTB2     | I/O | KBIP6    | I                 | ADP6    | I   |       |     |
| 22      | 18      | PTB1     | I/O | KBIP5    | I                 | TxD     | I/O | ADP5  | I   |
| 23      | 19      | PTB0     | I/O | KBIP4    | I                 | RxD     | I   | ADP4  | I   |
| 24      | 20      | PTA7     | I/O |          |                   | TPM2CH1 | I/O |       |     |
| 25      | 21      | PTA6     | I/O |          |                   | TPM2CH0 | I/O |       |     |
| 26      | 22      | PTA3     | I/O | KBIP3    | I                 | ADP3    | I   |       |     |
| 27      | 23      | PTA2     | I/O | KBIP2    | I                 | ADP2    | I   |       |     |
| 28      | 24      | PTA1     | I/O | KBIP1    | I                 | ADP1    | I   |       |     |
| 29      | 25      | PTD5     | I/O |          |                   | TPM1CH5 | I/O |       |     |
| 30      | 26      | PTA0     | I/O | KBIP0    | I                 | ADP0    | I   |       |     |
| 31      | 27      | PTC7     | I/O | MISO     | I/O               |         |     |       |     |
| 32      | 28      | PTC6     | I/O | MOSI     | I/O               | _       |     |       |     |

## **NOTE**

When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear out any associated flags before interrupts are enabled. Table 1 illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module.



**Memory Map** 

# 4 Memory Map

Figure 5 shows the memory map for the MC9S08SV16 series. On-chip memory in the MC9S08SV16 series of MCUs consist of RAM, flash program memory for nonvolatile data storage, plus I/O and control/status registers. The registers are divided into two groups:

- Direct-page registers (0x0000 through 0x003F)
- High-page registers (0x1800 through 0x187F)



Figure 5. MC9S08SV16 Series Memory Map

MC9S08SV16 Series Data Sheet, Rev. 2

9



## 5 Electrical Characteristics

## 5.1 Introduction

This section contains electrical and timing specifications for the MC9S08SV16 series of microcontrollers available at the time of publication.

## 5.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

# 5.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled.



**Table 3. Absolute Maximum Ratings** 

| Rating                                                                                       | Symbol           | Value                    | Unit |
|----------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                               | $V_{DD}$         | -0.3 to 5.8              | V    |
| Maximum current into V <sub>DD</sub>                                                         | I <sub>DD</sub>  | 120                      | mA   |
| Digital input voltage                                                                        | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ±25                      | mA   |
| Storage temperature range                                                                    | T <sub>stg</sub> | -55 to 150               | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

## 5.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Table 4. Thermal Characteristics** 

| Rating                                   | Symbol            | Value                                         | Unit |
|------------------------------------------|-------------------|-----------------------------------------------|------|
| Operating temperature range (packaged)   | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>-40 to 85 | °C   |
| Thermal resistance<br>Single-layer board |                   |                                               |      |
| 32-pin SDIP                              | Δ                 | 60                                            | °C/W |
| 32-pin LQFP                              | $\theta_{\sf JA}$ | 85                                            | C/VV |
| Thermal resistance<br>Four-layer board   |                   |                                               |      |
| 32-pin LQFP                              | 0                 | 35                                            | °C/W |
| 32-pin LQFP                              | $\theta_{\sf JA}$ | 56                                            | 5/8/ |

The average chip-junction temperature  $(T_I)$  in  ${}^{\circ}C$  can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

MC9S08SV16 Series Data Sheet, Rev. 2

 $<sup>^2</sup>$  All functional non-supply pins, except for PTA5 are internally clamped to  $\rm V_{SS}$  and  $\rm V_{DD}$ 

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low (which would reduce overall power consumption).



where:

 $T_A =$  Ambient temperature, °C

 $\theta_{IA}$  = Package thermal resistance, junction-to-ambient, °C/W

$$P_D = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_1 + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for an known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

# 5.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be taken to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

During the device qualification, ESD stresses were performed for the human body model (HBM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless instructed otherwise in the device specification.

Table 5. ESD and Latch-Up Test Conditions

| Model | Description | Symbol | Value | Unit |
| Series resistance | R1 | 1500 | Ω

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>body | Storage capacitance         | С      | 100   | pF   |
|               | Number of pulses per pin    | _      | 1     | _    |
| Latch up      | Minimum input voltage limit | _      | -2.5  | V    |
| Latch-up      | Maximum input voltage limit | _      | 7.5   | V    |



**Table 6. ESD and Latch-Up Protection Characteristics** 

| No. | Rating <sup>1</sup>                        | Symbol           | Min   | Max | Unit |
|-----|--------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                     | V <sub>HBM</sub> | ±2000 | _   | V    |
| 2   | Charge device model (CDM)                  | V <sub>CDM</sub> | ±500  | _   | ٧    |
| 3   | Latch-up current at T <sub>A</sub> = 85 °C | I <sub>LAT</sub> | ±100  | _   | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

## 5.6 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 7. DC Characteristics** 

| Num | С | C                                         | Characteristic                          | Symbol                                               | Condition                                             | Min.                  | Typical <sup>1</sup> | Max.                 | Unit |
|-----|---|-------------------------------------------|-----------------------------------------|------------------------------------------------------|-------------------------------------------------------|-----------------------|----------------------|----------------------|------|
| 1   | _ | Operating vol                             | tage                                    | _                                                    | _                                                     | 2.7                   |                      | 5.5                  | V    |
|     | С |                                           | All I/O pins,<br>low-drive strength     |                                                      | $V_{DD} > 2.7 \text{ V},$ $I_{Load} = -2 \text{ mA}$  | V <sub>DD</sub> - 0.5 | _                    | _                    |      |
| 2   | Р | Output high voltage                       | All I/O pins,                           | V <sub>OH</sub>                                      | $V_{DD} > 4.1 \text{ V},$ $I_{Load} = -10 \text{ mA}$ | V <sub>DD</sub> - 0.5 | _                    | _                    | ٧    |
|     | С |                                           | high-drive strength                     |                                                      | $V_{DD} > 2.7 \text{ V},$ $I_{Load} = -2 \text{ mA}$  | V <sub>DD</sub> - 0.5 | _                    | _                    |      |
| 3   | D | Output high current                       | Max total I <sub>OH</sub> for all ports | I <sub>OHT</sub>                                     | _                                                     | _                     | _                    | 100                  | mA   |
|     | С |                                           | All I/O pins,<br>low-drive strength     |                                                      | $V_{DD} > 2.7 \text{ V},$ $I_{Load} = 0.6 \text{ mA}$ | _                     | _                    | 0.5                  |      |
| 4   | Р | voltage All I/O pins,                     | V <sub>OL</sub>                         | $V_{DD} > 4.1 \text{ V},$ $I_{Load} = 10 \text{ mA}$ | _                                                     | _                     | 0.5                  | ٧                    |      |
|     | С |                                           | high-drive strength                     |                                                      | $V_{DD} > 2.7 \text{ V},$ $I_{Load} = 3 \text{ mA}$   | _                     | _                    | 0.5                  |      |
| 5   | D | Output low current                        | Max total I <sub>OL</sub> for all ports | I <sub>OLT</sub>                                     | _                                                     | _                     | _                    | 100                  | mA   |
| 6   |   | Input high                                | All digital inputs                      | V <sub>IH</sub>                                      | V <sub>DD</sub> > 4.1 V                               | $0.70 \times V_{DD}$  | _                    | _                    |      |
| "   | С | voltage                                   | All digital iriputs                     | V IH                                                 | V <sub>DD</sub> > 2.7 V                               | $0.85 \times V_{DD}$  | _                    | _                    | V    |
| 7   |   | Input low                                 | All digital inputs                      | V <sub>IL</sub>                                      | $V_{DD} > 4.1 \text{ V}$                              | _                     | _                    | $0.35 \times V_{DD}$ | •    |
| ,   | С | voltage                                   | 7 iii digitai iiipato                   | VIL.                                                 | $V_{DD} > 2.7 V$                                      | _                     |                      | $0.30 \times V_{DD}$ |      |
| 8   |   | Input<br>hysteresis                       | All digital inputs                      | V <sub>hys</sub>                                     | _                                                     | $0.06 \times V_{DD}$  | _                    | _                    | mV   |
| 9   | Р | Input<br>leakage<br>current               | All input only pins (per pin)           | II <sub>In</sub> I                                   | $V_{In} = V_{DD}$ or $V_{SS}$                         | _                     | 0.1                  | 1                    | μА   |
| 10  | Р | Hi-Z<br>(off-state)<br>leakage<br>current | All input/output<br>(per pin)           | ll <sub>OZ</sub> l                                   | $V_{In} = V_{DD}$ or $V_{SS}$                         | _                     | 0.1                  | 1                    | μА   |



**Table 7. DC Characteristics (continued)** 

| Num | С | Characteristic                                                                                            | Symbol                                   | Condition                          | Min.         | Typical <sup>1</sup> | Max.         | Unit |
|-----|---|-----------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------|--------------|----------------------|--------------|------|
| 11a | Р | Pullup, pulldown resistors  All digital inputs, when enabled (all I/O pins other than PTA5/IRQ/TCLK/RESET | R <sub>PU,</sub><br>R <sub>PD</sub>      | _                                  | 17.5         | _                    | 52.5         | kΩ   |
| 11b | С | Pullup, pulldown (PTA5/IRQ/TCLK/RESET) resistors                                                          | $R_{PU}$ , $R_{PD}$ (Note <sup>2</sup> ) | _                                  | 17.5         | _                    | 52.5         | kΩ   |
|     |   | DC injection Single pin limit                                                                             |                                          |                                    | -0.2         | _                    | 0.2          | mA   |
| 12  | С | current 3, 4,  Total MCU limit, includes sum of all stressed pins                                         | I <sub>IC</sub>                          | $V_{IN} < V_{SS}, V_{IN} > V_{DD}$ | <b>-</b> 5   | _                    | 5            | mA   |
| 13  | С | Input capacitance, all pins                                                                               | C <sub>In</sub>                          | _                                  | _            | _                    | 8            | pF   |
| 14  | С | RAM retention voltage                                                                                     | $V_{RAM}$                                | _                                  | _            | 0.6                  | 1.0          | V    |
| 15  | С | POR re-arm voltage <sup>6</sup>                                                                           | $V_{POR}$                                | _                                  | 0.9          | 1.4                  | 2.0          | V    |
| 16  | D | POR re-arm time                                                                                           | t <sub>POR</sub>                         | _                                  | 10           | _                    | _            | μS   |
| 17  | Р |                                                                                                           |                                          | _                                  | 3.9<br>4.0   | 4.0<br>4.1           | 4.1<br>4.2   | ٧    |
| 17  | Р |                                                                                                           | V <sub>LVD0</sub>                        | _                                  | 2.48<br>2.54 | 2.56<br>2.62         | 2.64<br>2.70 | V    |
| 18  | С | Low-voltage warning threshold — high range 1 V <sub>DD</sub> falling V <sub>DD</sub> rising               | V <sub>LVW3</sub>                        | _                                  | 4.5<br>4.6   | 4.6<br>4.7           | 4.7<br>4.8   | ٧    |
| 10  | Р |                                                                                                           | V <sub>LVW2</sub>                        | _                                  | 4.2<br>4.3   | 4.3<br>4.4           | 4.4<br>4.5   | V    |
| 19  | Р | Low-voltage warning threshold low range 1 V <sub>DD</sub> falling V <sub>DD</sub> rising                  |                                          | _                                  | 2.84<br>2.90 | 2.92<br>2.98         | 3.00<br>3.06 | V    |
| ıσ  | С | Low-voltage warning threshold — low range 0 V <sub>DD</sub> falling V <sub>DD</sub> rising                | V <sub>LVW0</sub>                        | _                                  | 2.66<br>2.72 | 2.74<br>2.80         | 2.82<br>2.88 | ٧    |
| 21  | С | Low-voltage inhibit reset/recover hysteresis                                                              | V <sub>hys</sub>                         | _                                  | _            | 80                   | _            | mV   |
| 22  | С | Bandgap voltage reference <sup>7</sup>                                                                    | $V_{BG}$                                 | _                                  | _            | 1.21                 | _            | V    |

<sup>1</sup> Typical values are measured at 25 °C. Characterized, not tested.

<sup>&</sup>lt;sup>2</sup> The specified resistor value is the actual value internal to the device. The pullup or pulldown value may appear higher when measured externally on the pin.

<sup>3</sup> All functional non-supply pins, except for PTA5 are internally clamped to  $V_{SS}$  and  $V_{DD}$ .



- <sup>4</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure that external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).
- <sup>6</sup> Maximum is highest voltage that POR is guaranteed.
- $^{7}$  Factory trimmed at  $V_{DD}$  = 5.0 V, Temp = 25  $^{\circ}$ C



Figure 6. Typical  $I_{OH}$  Vs.  $V_{DD}-V_{OH}$  ( $V_{DD}=5.0$  V) (High Drive)





Figure 7. Typical  $I_{OH}$  Vs.  $V_{DD}-V_{OH}$  ( $V_{DD}$  = 5.0 V) (Low Drive)



Figure 8. Typical  $I_{OH}$  Vs.  $V_{OL}$  ( $V_{DD}$  = 5.0 V) (High Drive)





Figure 9. Typical  $I_{OH}$  Vs.  $V_{OL}$  ( $V_{DD}$  = 5.0 V) (Low Drive)



Figure 10. Typical  $I_{OH}$  Vs.  $V_{DD}-V_{OH}$  ( $V_{DD}$  = 3.0 V) (High Drive)





Figure 11. Typical  $I_{OH}$  Vs.  $V_{DD}-V_{OH}$  ( $V_{DD}=3.0$  V) (Low Drive)



Figure 12. Typical  $I_{OL}$  Vs.  $V_{OL}$  ( $V_{DD}$  = 3.0 V) (High Drive)



Figure 13. Typical  $I_{OL}$  Vs.  $V_{OL}$  ( $V_{DD}$  = 3.0 V) (Low Drive)

# 5.7 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

**Parameter** Bus Temp Num С **Symbol**  $V_{DD}(V)$ Typical<sup>1</sup> Max Unit Freq Ρ 20 MHz 10.57 12.96 Run supply current С 8 MHz 5 5.24 6.48 -40 to 85 °C 1  $RI_{DD}$ mΑ FBE mode, all modules on С 1 MHz 2.00 2.60 Р 20 MHz 8.86 10.86 Run supply current С 8 MHz 3 4.53 5.61 -40 to 85 °C 2 mΑ  $RI_{DD}$ FBE mode, all modules on С 1 MHz 1.82 2.31 С 20 MHz 5.91 7.25 Run supply current С 5 3.69 3 8 MHz 2.94 mΑ -40 to 85 °C  $RI_{DD}$ FBE mode, all modules off С 1 MHz 1.18 1.54 С 20 MHz 5.69 6.98 Run supply current С 8 MHz -40 to 85 °C 4  $RI_{DD}$ 3 2.90 3.60 mΑ FBE mode, all modules off С 1 MHz 1.17 1.49 С 20 MHz 4.83 Wait mode current 5 5 -40 to 85 °C  $WI_{DD}$ mΑ FBE mode, all modules off С 1 MHz 1.06

**Table 8. Supply Current Characteristics** 

### MC9S08SV16 Series Data Sheet, Rev. 2



Table 8. Supply Current Characteristics (continued)

| Num | С | Parameter                     | Symbol            | Bus<br>Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit   | Temp         |
|-----|---|-------------------------------|-------------------|-------------|---------------------|----------------------|-----|--------|--------------|
| 6   | С | Wait mode current             | 14/1              | 20 MHz      | 3                   | 4.80                 | _   | mA     | –40 to 85 °C |
| 8   | С | FBE mode, all modules off     | WI <sub>DD</sub>  | 1 MHz       | 3                   | 1.05                 | _   | IIIA   | -40 to 65 C  |
|     |   |                               |                   |             |                     | 0.85                 | _   |        | –40 °C       |
|     | Р |                               |                   | _           | 5                   | 1.06                 | _   |        | 25 °C        |
| 7   |   | Stop2 mode supply current     | S2I <sub>DD</sub> |             |                     | 2.59                 | _   | μΑ     | 85 °C        |
|     |   | crops and capply carrows      | 00                |             |                     | 0.76                 | _   |        | –40 °C       |
|     | С |                               |                   | _           | 3                   | 0.97                 | _   |        | 25 °C        |
|     |   |                               |                   |             |                     | 2.25                 | _   |        | 85 °C        |
|     | Р |                               |                   | _ 5         | 0.85                |                      |     | –40 °C |              |
|     |   |                               |                   |             | 5                   | 1.17                 | _   |        | 25 °C        |
| 8   |   | Stop3 mode supply current     | S3I <sub>DD</sub> |             |                     | 3.56                 |     | μA     | 85 °C        |
|     | _ | no clocks active              | 00                |             | _                   | 0.76                 |     |        | –40 °C       |
|     | С |                               |                   | _           | 3                   | 1.07                 | _   |        | 25 °C        |
|     |   |                               |                   |             |                     | 3.22                 |     |        | 85 °C        |
| 9   | С | ADC adder to stop3            | _                 | _           | 5                   | 128.72               |     | μΑ     | –40 to 85 °C |
|     |   | ADO adder to stopo            |                   | _           | 3                   | 123.86               |     | μπ     | 40 10 00 0   |
| 10  | С | RTC adder to stop3 and stop2  | -                 | _           | 5                   | 300                  | _   | nA     | –40 to 85 °C |
| '0  | С | TITO adder to stope and stope | _                 | _           | 3                   | 300                  | _   | ''^    | -40 10 03 0  |
| 11  | С | LVD adder to stop3 and stop2  | _                 | _           | 5                   | 106.7                | _   |        | –40 to 85 °C |
| ''  | С | LVD adder to stops and stop2  | _                 | _           | 3                   | 95.6                 | _   | μΑ     | -40 to 65 C  |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.





Figure 14. Typical Run  $I_{DD}$  for FBE (All Modules Off)



# 5.8 External Oscillator (XOSC) and ICS Characteristics

Refer to Figure 16 for crystal or resonator circuits.

Table 9. XOSC and ICS Specifications (Temperature Range = -40 to 85 °C Ambient )

| Num | С | Characteristic                                                                                                                                                                                                                                   | Symbol                           | Min          | Typical <sup>1</sup>  | Max                  | Unit                     |  |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------|-----------------------|----------------------|--------------------------|--|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1), high gain (HGO = 1), FBELP mod High range (RANGE = 1), low power (HGO = 0), FBELP mod |                                  | 32<br>1<br>1 | _<br>_<br>_<br>_      | 38.4<br>5<br>16<br>8 | kHz<br>MHz<br>MHz<br>MHz |  |
| 2   | D | Load capacitors                                                                                                                                                                                                                                  | C <sub>1</sub><br>C <sub>2</sub> |              | See Note <sup>3</sup> |                      |                          |  |
| 3   | D | Feedback resistor Low range (32 kHz to 38.4 kHz) High range (1 MHz to 16 MHz)                                                                                                                                                                    | R <sub>F</sub>                   | _            | 10<br>1               | _                    | MΩ<br>MΩ                 |  |
| 4   | D | Series resistor — Low range<br>Low gain (HGO = 0)<br>High gain (HGO = 1)                                                                                                                                                                         | R <sub>S</sub>                   | _            | 0<br>100              | _                    | kΩ                       |  |
| 5   | D | Series resistor — High range<br>Low gain (HGO = 0)<br>High gain (HGO = 1)<br>≥ 8 MHz<br>4 MHz<br>1 MHz                                                                                                                                           | R <sub>S</sub>                   | _            | 0<br>0<br>0           | 0<br>10<br>20        | kΩ                       |  |
| 6   | С | Crystal start-up time <sup>4, 5</sup> Low range, low power Low range, high power High range, low power High range, high power                                                                                                                    | t <sub>CSTL</sub>                | _            | 200<br>400<br>5<br>15 | _                    | ms                       |  |
| 7   | Т | Internal reference start-up time                                                                                                                                                                                                                 | t <sub>IRST</sub>                | _            | 60                    | 100                  | μS                       |  |
| 8   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = FEE or FBE mode <sup>2</sup> FBELP mode                                                                                                                                                  | 1) f <sub>extal</sub>            | 0.03125<br>0 | _                     | 5<br>40              | MHz<br>MHz               |  |
| 9   | Р | Average internal reference frequency — trimmed                                                                                                                                                                                                   | f <sub>int_t</sub>               | _            | 31.25                 | _                    | kHz                      |  |
| 10  | Р | DCO output frequency range — Low range (DRS = 00) trimmed                                                                                                                                                                                        | f <sub>dco_t</sub>               | 16           | _                     | 20                   | MHz                      |  |
|     | Р | Middle range (DRS = 10)                                                                                                                                                                                                                          | 400_1                            | 32           | _                     | 40                   |                          |  |
| 11  | С | Total deviation of DCO output from trimmed frequency <sup>4</sup> Over full voltage and temperature range Over fixed voltage and temperature range of 0 to 70 °C                                                                                 | $\Delta f_{dco\_t}$              | _            | -1.0 to 0.5<br>±0.5   | ±2<br>±1             | %f <sub>dco</sub>        |  |
| 12  | С | FLL acquisition time <sup>4,6</sup>                                                                                                                                                                                                              | t <sub>Acquire</sub>             | _            | _                     | 1                    | ms                       |  |
| 13  | С | Long term jitter of DCO output clock (averaged over 2 ms interval) <sup>7</sup>                                                                                                                                                                  | C <sub>Jitter</sub>              | _            | 0.02                  | 0.2                  | %f <sub>dco</sub>        |  |
|     | • |                                                                                                                                                                                                                                                  | •                                |              | *                     | •                    | •                        |  |

<sup>&</sup>lt;sup>1</sup> Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value.



- When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz.
- <sup>3</sup> See crystal or resonator manufacturer's recommendation.
- <sup>4</sup> This parameter is characterized and not tested on each device.
- <sup>5</sup> Proper PC board layout procedures must be followed to achieve specifications.
- This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, DMX32 bit is changed, DRS bit is changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.



Figure 15. Typical Crystal or Resonator Circuit



Figure 16. Deviation of DCO Output from Trimmed Frequency (20 MHz, 5.0 V)



## 5.9 AC Characteristics

This section describes timing characteristics for each peripheral system.

## 5.9.1 Control Timing

**Table 10. Control Timing** 

| Num | С | Rating                                                                                                                                                             | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                             | f <sub>Bus</sub>                      | dc                            | _                    | 20   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                               | t <sub>LPO</sub>                      | 700                           | _                    | 1300 | μS   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                            | t <sub>extrst</sub>                   | 100                           | _                    | _    | ns   |
| 4   | D | Reset low drive                                                                                                                                                    | t <sub>rstdrv</sub>                   | $34 \times t_{cyc}$           | _                    | _    | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                           | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup>                                                               | t <sub>MSH</sub>                      | 100                           | _                    | _    | μS   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                                       | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> |                      | _    | ns   |
| 8   | D | Keyboard interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>4</sup>                                                                        | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 9   | С | Port rise and fall time —  Low output drive (PTxDS = 0) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1)  | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 16<br>23             |      | ns   |
| 3   | J | Port rise and fall time —  High output drive (PTxDS = 1) (load = 50 pF) <sup>5</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | =                             | 5<br>9               | _    | ns   |

<sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

 $<sup>^5</sup>$  Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range –40  $^{\circ}C$  to 85  $^{\circ}C$ .



MC9S08SV16 Series Data Sheet, Rev. 2

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request.

 $<sup>^3</sup>$  To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of  $t_{MSH}$  after  $V_{DD}$  rises above  $V_{LVD}$ .

<sup>&</sup>lt;sup>4</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized.





Figure 18. IRQ/KBIPx Timing

## 5.9.2 TPM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| No. | С | Function                  | Symbol            | Min | Max                 | Unit             |
|-----|---|---------------------------|-------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TCLK</sub> | 0   | f <sub>Bus</sub> /4 | Hz               |
| 2   | D | External clock period     | t <sub>TCLK</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub> | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | tionw             | 1.5 | _                   | tour             |

**Table 11. TPM Input Timing** 



Figure 19. Timer External Clock



Figure 20. Timer Input Capture Pulse

MC9S08SV16 Series Data Sheet, Rev. 2



# 5.9.3 SPI Timing

Table 12 and Figure 21 through Figure 24 describe the timing requirements for the SPI system.

Table 12. SPI Timing

| No. | С | Function                                          | Symbol              | Min                                            | Max                                        | Unit                                   |
|-----|---|---------------------------------------------------|---------------------|------------------------------------------------|--------------------------------------------|----------------------------------------|
| _   | D | Operating frequency Master Slave                  | f <sub>op</sub>     | f <sub>Bus</sub> /2048<br>0                    | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz                                     |
| 1   | D | SPSCK period<br>Master<br>Slave                   | t <sub>SPSCK</sub>  | 2<br>4                                         | 2048                                       | t <sub>cyc</sub>                       |
| 2   | D | Enable lead time<br>Master<br>Slave               | t <sub>Lead</sub>   | 1/2<br>1                                       | 11                                         | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 3   | D | Enable lag time<br>Master<br>Slave                | t <sub>Lag</sub>    | 1/2<br>1                                       |                                            | t <sub>SPSCK</sub><br>t <sub>cyc</sub> |
| 4   | D | Clock (SPSCK) high or low time<br>Master<br>Slave | t <sub>WSPSCK</sub> | t <sub>cyc</sub> – 30<br>t <sub>cyc</sub> – 30 | 1024 t <sub>cyc</sub>                      | ns<br>ns                               |
| 5   | D | Data setup time (inputs)  Master  Slave           | t <sub>SU</sub>     | 15<br>15                                       |                                            | ns<br>ns                               |
| 6   | D | Data hold time (inputs)  Master Slave             | t <sub>HI</sub>     | 0<br>25                                        |                                            | ns<br>ns                               |
| 7   | D | Slave access time                                 | t <sub>a</sub>      | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 8   | D | Slave MISO disable time                           | t <sub>dis</sub>    | _                                              | 1                                          | t <sub>cyc</sub>                       |
| 9   | D | Data valid (after SPSCK edge)  Master Slave       | t <sub>v</sub>      | _                                              | 25<br>25                                   | ns<br>ns                               |
| 10  | D | Data hold time (outputs)  Master Slave            | t <sub>HO</sub>     | 0<br>0                                         |                                            | ns<br>ns                               |
| 11  | D | Rise time<br>Input<br>Output                      | t <sub>RI</sub>     | _                                              | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |
| 12  | D | Fall time<br>Input<br>Output                      | t <sub>FI</sub>     | _                                              | t <sub>cyc</sub> – 25<br>25                | ns<br>ns                               |





#### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 21. SPI Master Timing (CPHA = 0)



### NOTES:

- 1.  $\overline{SS}$  output mode (DDS7 = 1, SSOE = 1).
- 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

Figure 22. SPI Master Timing (CPHA =1)





1. Not defined but normally MSB of character just received

Figure 23. SPI Slave Timing (CPHA = 0)



Not defined but normally LSB of character just received

Figure 24. SPI Slave Timing (CPHA = 1)

# 5.10 Analog Comparator (ACMP) Electricals

**Table 13. Analog Comparator Electrical Specifications** 

| С | Characteristic          | Symbol            | Min | Typical | Max | Unit |
|---|-------------------------|-------------------|-----|---------|-----|------|
| D | Supply voltage          | $V_{DD}$          | 2.7 | _       | 5.5 | V    |
| Р | Supply current (active) | I <sub>DDAC</sub> | _   | 20      | 35  | μΑ   |

MC9S08SV16 Series Data Sheet, Rev. 2



**Table 13. Analog Comparator Electrical Specifications (continued)** 

| С | Characteristic                         | Symbol             | Min                   | Typical | Max      | Unit |
|---|----------------------------------------|--------------------|-----------------------|---------|----------|------|
| D | Analog input voltage                   | V <sub>AIN</sub>   | V <sub>SS</sub> - 0.3 | _       | $V_{DD}$ | V    |
| Р | Analog input offset voltage            | $V_{AIO}$          | _                     | 20      | 40       | mV   |
| С | Analog comparator hysteresis           | $V_{H}$            | 3.0                   | 9.0     | 15.0     | mV   |
| Р | Analog input leakage current           | I <sub>ALKG</sub>  | _                     | _       | 1.0      | μΑ   |
| С | Analog comparator initialization delay | t <sub>AINIT</sub> | _                     | _       | 1.0      | μS   |

## 5.11 ADC Characteristics

Table 14. 10-Bit ADC Operating Conditions

| Characteristic                | Conditions                                                          | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit    | Comment         |
|-------------------------------|---------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|---------|-----------------|
| Supply voltage                | Absolute                                                            | $V_{DDA}$         | 2.7               | _                | 5.5               | V       |                 |
| Input voltage                 |                                                                     | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | ٧       |                 |
| Input capacitance             |                                                                     | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF      |                 |
| Input resistance              |                                                                     | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ      |                 |
| Analog source resistance      | 10-bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | R <sub>AS</sub>   | _                 |                  | 5<br>10           | kΩ      | External to MCU |
|                               | 8-bit mode (all valid f <sub>ADCK</sub> )                           |                   | _                 | _                | 10                |         |                 |
| ADC                           | High speed (ADLPC = 0)                                              |                   | 0.4               | _                | 8.0               | N 41 1- |                 |
| conversion<br>clock frequency | Low power (ADLPC = 1)                                               | † <sub>ADCK</sub> | 0.4               | _                | 4.0               | MHz     |                 |

Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.





Figure 25. ADC Input Impedance Equivalency Diagram

Table 15. 10-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}, V_{REFL} = V_{SSA}$ )

| С | Characteristic                                        | Conditions             | Symb               | Min  | Typ <sup>1</sup> | Max | Unit    | Comment              |
|---|-------------------------------------------------------|------------------------|--------------------|------|------------------|-----|---------|----------------------|
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 133              | _   | μΑ      |                      |
| Т | Supply current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 218              | _   | μΑ      |                      |
| Т | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 327              | _   | μΑ      |                      |
| Р | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                        | I <sub>DDA</sub>   | _    | 0.582            | 1   | mA      |                      |
| Б | ADC                                                   | High speed (ADLPC = 0) |                    | 2    | 3.3              | 5   | N 41 1- | t <sub>ADACK</sub> = |
| Р | asynchronous<br>clock source                          | Low power (ADLPC = 1)  | f <sub>ADACK</sub> | 1.25 | 2                | 3.3 | MHz     | 1/f <sub>ADACK</sub> |



Table 15. 10-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| С | Characteristic               | Conditions                | Symb                | Min | Typ <sup>1</sup> | Max  | Unit             | Comment                              |
|---|------------------------------|---------------------------|---------------------|-----|------------------|------|------------------|--------------------------------------|
| - | Conversion                   | Short sample (ADLSMP = 0) |                     | _   | 20               | _    | ADCK             |                                      |
| P | time (including sample time) | Long sample (ADLSMP = 1)  | t <sub>ADC</sub>    | _   | 40               | _    | cycles           | See reference<br>manual for          |
| Р | Sample time                  | Short sample (ADLSMP = 0) |                     | _   | 3.5              | _    | ADCK             | conversion time variances            |
|   | Sample lime                  | Long sample (ADLSMP = 1)  | t <sub>ADS</sub>    | _   | 23.5             | _    | cycles           |                                      |
| D | Temp sensor                  | –40 °C− 25 °C             |                     | _   | 3.266            | _    | mV/°C            |                                      |
|   | slope                        | 25 °C– 85 °C              | m                   | _   | 3.638            | _    | IIIV/°C          |                                      |
| D | Temp sensor voltage          | 25 °C                     | V <sub>TEMP25</sub> | _   | 1.396            | _    | mV               |                                      |
| Р | Total                        | 10-bit mode               | ı                   | _   | ±1.5             | ±3.5 | 1.002            | Includes<br>quantization             |
| Р | unadjusted<br>error          | 8-bit mode                | E <sub>TUE</sub>    | _   | ±0.7             | ±1.5 | LSB <sup>2</sup> |                                      |
| Р | Differential                 | 10-bit mode <sup>3</sup>  | DNL                 | _   | ±0.5             | ±1.0 | LSB <sup>2</sup> |                                      |
| Р | non-linearity                | 8-bit mode <sup>3</sup>   | DINL                | _   | ±0.3             | ±0.5 | LOD              |                                      |
| Т | Integral                     | 10-bit mode               | INL                 | _   | ±0.5             | ±1.0 | LSB <sup>2</sup> |                                      |
| Т | non-linearity                | 8-bit mode                | IINL                | _   | ±0.3             | ±0.5 | LOD              |                                      |
| Р | Zero-scale                   | 10-bit mode               | E <sub>ZS</sub>     | l   | ±1.5             | ±2.1 | LSB <sup>2</sup> | V <sub>ADIN</sub> = V <sub>SSA</sub> |
| Р | error                        | 8-bit mode                | ∟zs                 | 1   | ±0.5             | ±0.7 | LOD              | VADIN - VSSA                         |
| Т | Full-scale error             | 10-bit mode               | E <sub>FS</sub>     | _   | ±1               | ±1.5 | LSB <sup>2</sup> | $V_{ADIN} = V_{DDA}$                 |
| Т | i uli-scale elloi            | 8-bit mode                | ⊢FS                 | l   | ±0.5             | ±0.5 | LOD              | VADIN - VDDA                         |
| D | Quantization                 | 10-bit mode               | ш                   | 1   | -                | ±0.5 | LSB <sup>2</sup> |                                      |
|   | error                        | 8-bit mode                | E <sub>Q</sub>      |     | _                | ±0.5 | LOD              |                                      |
| D | Input leakage                | 10-bit mode               | E <sub>IL</sub>     |     | ±0.2             | ±2.5 | LSB <sup>2</sup> | Padleakage <sup>4</sup> *            |
|   | error                        | 8-bit mode                | ⊏IL                 | _   | ±0.1             | ±1   | LOD              | R <sub>AS</sub>                      |

Typical values assume  $V_{DDA} = 5.0 \text{ V}$ , Temp = 25 °C,  $f_{ADCK} = 1.0 \text{ MHz}$  unless otherwise stated. Typical values are for reference only and are not tested in production.

## 5.12 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section.

MC9S08SV16 Series Data Sheet, Rev. 2

<sup>&</sup>lt;sup>2</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

Monotonicity and No-Missing-Codes guaranteed in 10-bit and 8-bit modes

<sup>&</sup>lt;sup>4</sup> Based on input pad leakage current. Refer to pad electricals.



| С | Characteristic                                                                    | Symbol                  | Min                   | Typical      | Max    | Unit              |
|---|-----------------------------------------------------------------------------------|-------------------------|-----------------------|--------------|--------|-------------------|
| D | Supply voltage for program/erase<br>-40 °C to 85 °C                               | V <sub>prog/erase</sub> | 2.7                   | _            | 5.5    | V                 |
| D | Supply voltage for read operation                                                 | V <sub>Read</sub> 2.7   |                       | _            | 5.5    | V                 |
| D | Internal FCLK frequency <sup>1</sup>                                              | f <sub>FCLK</sub>       | f <sub>FCLK</sub> 150 |              | 200    | kHz               |
| D | Internal FCLK period (1/FCLK)                                                     | t <sub>Fcyc</sub>       | 5                     | _            | 6.67   | μS                |
| Р | Byte program time (random location) <sup>2</sup>                                  | t <sub>prog</sub>       | 9                     |              |        | t <sub>Fcyc</sub> |
| Р | Byte program time (burst mode) <sup>2</sup>                                       | t <sub>Burst</sub>      | 4                     |              |        | t <sub>Fcyc</sub> |
| Р | Page erase time <sup>2</sup>                                                      | t <sub>Page</sub>       | 4000                  |              |        | t <sub>Fcyc</sub> |
| Р | Mass erase time <sup>2</sup>                                                      | t <sub>Mass</sub>       |                       | 20,000       |        | t <sub>Fcyc</sub> |
| С | Byte program current <sup>3</sup>                                                 | RI <sub>DDBP</sub>      | _                     | 4            | _      | mA                |
| С | Page erase current <sup>3</sup>                                                   | RI <sub>DDPE</sub>      | _                     | 6            | _      | mA                |
| С | Program/erase endurance <sup>4</sup> $T_L$ to $T_H = -40$ °C to 85 °C $T = 25$ °C | •                       | 10,000                | —<br>100,000 | _<br>_ | cycles            |
| С | Data retention <sup>5</sup>                                                       | t <sub>D_ret</sub>      | 15                    | 100          | _      | years             |

**Table 16. Flash Characteristics** 

## 5.13 EMC Performance

Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

## 5.13.1 Radiated Emissions

Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (the North and East).

The frequency of this clock is controlled by a software setting.

These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

<sup>&</sup>lt;sup>3</sup> The program and erase currents are additional to the standard run  $I_{DD}$ . These values are measured at room temperatures with  $V_{DD} = 5.0 \text{ V}$ , bus frequency = 4.0 MHz.

Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619, Typical Endurance for Nonvolatile Memory.

<sup>&</sup>lt;sup>5</sup> **Typical data retention** values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25 °C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618, *Typical Data Retention for Nonvolatile Memory.* 



### **Ordering Information**

The maximum radiated RF emissions of the tested configuration in all orientations are less than or equal to the reported emissions levels.

Table 17. Radiated Emissions, Electric Field

| Parameter           | Symbol              | Conditions              | Frequency      | f <sub>OSC</sub> /f <sub>BUS</sub> | Level <sup>1</sup><br>(Max) | Unit |
|---------------------|---------------------|-------------------------|----------------|------------------------------------|-----------------------------|------|
| Radiated emissions, | V <sub>RE_TEM</sub> | V <sub>DD</sub> = 5.0 V | 0.15 – 50 MHz  | 4 MHz crystal                      | 9                           | dΒμV |
| electric field      | package type        | 50 – 150 MHz            | 19 MHz bus     | 5                                  |                             |      |
|                     |                     | 32-pin LQFP             | 150 – 500 MHz  |                                    | 2                           |      |
|                     |                     |                         | 500 – 1000 MHz |                                    | 1                           |      |
|                     |                     | IEC Level               |                | N                                  | _                           |      |
|                     |                     |                         | SAE Level      |                                    | 1                           | _    |

Data based on qualification test results.

# 6 Ordering Information

This section contains ordering information for MC9S08SV16 series devices. See below for an example of the device numbering system.

**Table 18. Device Numbering System** 

| Device Number <sup>1</sup> | Men   | nory      | Available Packages <sup>2</sup> |
|----------------------------|-------|-----------|---------------------------------|
| Device Number              | FLASH | RAM       | Available I ackages             |
| MC9S08SV16                 | 16 KB | 1024 Byte | 32-pin SDIP                     |
| MC9S08SV8                  | 8 KB  | 768 Byte  | 32-pin LQFP                     |

See the reference manual, MC9S08SV16 Series Reference Manual, for a complete description of modules included on each device.

Example of the device numbering system:



<sup>&</sup>lt;sup>2</sup> See Table 19 for package information.



# 7 Package Information

**Table 19. Package Descriptions** 

| Pin Count | Package Type                | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------|--------------|------------|----------|--------------|
| 32        | Low Quad Flat Package       | LQFP         | LC         | 873A-03  | 98ASH70029A  |
| 32        | Shrink Dual In-line Package | SDIP         | BM         | 1376-02  | 98ASA99330D  |

# 7.1 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 19.





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE  |                          | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|---------------------|--------------------------|----------------------------|-------------|
| TITLE:                                               |                     | DOCUMENT NO: 98ASA99330D |                            | REV: A      |
| 32 LEAD PDIP                                         |                     | CASE NUMBER: 1376-02     |                            | 25 APR 2005 |
|                                                      | STANDARD: NON-JEDEC |                          |                            |             |



## NOTES:

- 1. ALL DIMENSION ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.



 $\frac{1}{3}$  dimensions do not include mold flash or protrusions.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|--------------------|--------------|----------------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | ): 98ASA99330D             | REV: A      |
| 32 LEAD PDIP                                         |                    | CASE NUMBER  | R: 1376–02                 | 25 APR 2005 |
|                                                      |                    | STANDARD: NO | N-JEDEC                    |             |







| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                          | PRINT VERSION NOT TO SCALE |        |
|------------------------------------------------------|--------------------|--------------------------|----------------------------|--------|
| TITLE:                                               |                    | DOCUMENT NO: 98ASH70029A |                            | REV: D |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER        | 8: 873A-03               | 19 MAY 2005                |        |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                    | STANDARD: JE             | DEC MS-026 BBA             |        |





DETAIL G



SECTION F-F ROTATED 90°CW 32 PLACES



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE       |              | PRINT VERSION NOT TO SCALE |  |
|------------------------------------------------------|--------------------------|--------------|----------------------------|--|
| TITLE:                                               | DOCUMENT NO: 98ASH70029A |              | REV: D                     |  |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER              | 8:873A-03    | 19 MAY 2005                |  |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                          | STANDARD: JE | DEC MS-026 BBA             |  |



### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994.
- $\sqrt{3}$ . Datums A, B, and D to BE determined at datum plane H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE DATUM C.
- DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION: 0.07 MM.
- 6 DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH.
- A EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- A. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 MM AND 0.25 MM FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE               |                            | PRINT VERSION NOT TO SCALE |  |
|------------------------------------------------------|----------------------------------|----------------------------|----------------------------|--|
| TITLE:                                               | DOCUMENT NO: 98ASH70029A         |                            | REV: D                     |  |
| LOW PROFILE QUAD FLAT PA                             | CASE NUMBER: 873A-03 19 MAY 2005 |                            |                            |  |
| 32 LEAD, 0.8 PITCH (7 X 7 X 1.4)                     |                                  | STANDARD: JEDEC MS-026 BBA |                            |  |





#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

## Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale  $\ ^{\mathbb{M}}$  and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2009. All rights reserved.

MC9S08SV16 Rev. 2 7/2009

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

MC9S08SV16CLC