**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# **1-of-8 Decoder/ Demultiplexer**

# High-Performance Silicon-Gate CMOS

The MC74HC138A is identical in pinout to the LS138. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

The HC138A decodes a three-bit Address to one-of-eight active-low outputs. This device features three Chip Select inputs, two active-low and one active-high to facilitate the demultiplexing, cascading, and chip-selecting functions. The demultiplexing function is accomplished by using the Address inputs to select the desired device output; one of the Chip Selects is used as a data input while the other Chip Selects are held in their active states.

#### Features

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7 A
- Chip Complexity: 100 FETs or 29 Equivalent Gates
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



# **ON Semiconductor®**

http://onsemi.com



(Note: Microdot may be in either location)

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

| _     |   |    |                           |
|-------|---|----|---------------------------|
| A0 [  |   | 16 | □ v <sub>cc</sub><br>□ yo |
| A1 🛛  | 2 | 15 | D Y0                      |
| A2 🛛  | 3 | 14 | D Y1                      |
| CS2 [ | 4 | 13 | ] Y2                      |
| cs3 🛛 | 5 | 12 | D Y3                      |
| CS1 [ | 6 | 11 | ] Y4                      |
| Y7 🛛  | 7 | 10 | D Y5                      |
| GND [ | 8 | 9  | D Y6                      |
| -     |   |    | •                         |



Figure 1. Pin Assignment

Figure 2. Logic Diagram

|     | FUNCTION TABLE |     |     |           |            |    |            |    |     |      |    |    |    |
|-----|----------------|-----|-----|-----------|------------|----|------------|----|-----|------|----|----|----|
|     |                | Inp | uts |           |            |    |            |    | Out | tput | s  |    |    |
| CS1 | CS2            | CS3 | A2  | <b>A1</b> | <b>A</b> 0 | Y0 | <b>Y</b> 1 | Y2 | Y3  | Y4   | Y5 | Y6 | Y7 |
| Х   | Х              | Н   | Х   | Х         | Х          | н  | Н          | Н  | Н   | Н    | Н  | Н  | Н  |
| Х   | н              | Х   | Х   | Х         | Х          | Н  | н          | Н  | Н   | Н    | Н  | Н  | Н  |
| L   | Х              | Х   | Х   | Х         | Х          | н  | Н          | Н  | Н   | Н    | Н  | Н  | Н  |
| Н   | L              | L   | L   | L         | L          | L  | Н          | Н  | Н   | Н    | Н  | Н  | Н  |
| Н   | L              | L   | L   | L         | Н          | Н  | L          | Н  | Н   | Н    | Н  | Н  | Н  |
| Н   | L              | L   | L   | Н         | L          | Н  | Н          | L  | Н   | Н    | Н  | Н  | Н  |
| Н   | L              | L   | L   | Н         | Н          | н  | Н          | Н  | L   | Н    | Н  | Н  | Н  |
| Н   | L              | L   | Н   | L         | L          | Н  | Н          | Н  | Н   | L    | Н  | Н  | Н  |
| Н   | L              | L   | Н   | L         | Н          | н  | н          | Н  | н   | Н    | L  | Н  | н  |
| Н   | L              | L   | Н   | Н         | L          | н  | н          | Н  | н   | Н    | Н  | L  | н  |
| Н   | L              | L   | Н   | Н         | Н          | н  | Н          | Н  | Н   | Н    | Н  | Н  | L  |

H = high level (steady state); L = low level (steady state); X = don't care

#### **ORDERING INFORMATION**

| Device            | Package               | Shipping <sup>†</sup> |
|-------------------|-----------------------|-----------------------|
| MC74HC138ANG      | PDIP-16<br>(Pb-Free)  | 500 Units / Rail      |
| MC74HC138ADG      | SOIC-16<br>(Pb-Free)  | 48 Units / Rail       |
| MC74HC138ADR2G    | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC74HC138ADTR2G   | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV74HC138ADR2G*  | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel    |
| NLV74HC138ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                                               | Value                   | Unit |
|------------------|-----------------------------------------------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                   | – 0.5 to + 7.0          | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                    | $-$ 0.5 to V_{CC} + 0.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                   | $-$ 0.5 to V_{CC} + 0.5 | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                               | ± 20                    | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                                                              | ± 25                    | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                         | ± 50                    | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, Plastic DIP†<br>SOIC Package†<br>TSSOP Package†         | 750<br>500<br>450       | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                     | – 65 to + 150           | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

†Derating – Plastic DIP: – 10 mW/°C from 65° to 125°C

SOIC Package:  $- \, 7 \ mW/^\circ C$  from  $65^\circ$  to  $125^\circ C$ 

TSSOP Package: - 6.1 .W/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                                                                                            | Min         | Max                | Unit |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------|--------------------|------|
| V <sub>CC</sub>                 | DC Supply Voltage (Referenced to GND)                                                                                | 2.0         | 6.0                | V    |
| $V_{\text{in}}, V_{\text{out}}$ | DC Input Voltage, Output Voltage (Referenced to GND)                                                                 | 0           | V <sub>CC</sub>    | V    |
| T <sub>A</sub>                  | Operating Temperature, All Package Types                                                                             | - 55        | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2.0 \text{ V}$<br>(Figure 2) $V_{CC} = 4.5 \text{ V}$<br>$V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

|                 |                                                   |                                                                   | Vcc | Guaranteed Limit |        |         |      |
|-----------------|---------------------------------------------------|-------------------------------------------------------------------|-----|------------------|--------|---------|------|
| Symbol          | Parameter                                         | Test Conditions                                                   | V   | –55°C to 25°C    | ≤ 85°C | ≤ 125°C | Unit |
| VIH             | Minimum High–Level Input                          | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$              | 2.0 | 1.5              | 1.5    | 1.5     | V    |
|                 | Voltage                                           | $ I_{out}  \le 20 \ \mu A$                                        | 3.0 | 2.1              | 2.1    | 2.1     |      |
|                 |                                                   |                                                                   | 4.5 | 3.15             | 3.15   | 3.15    |      |
|                 |                                                   |                                                                   | 6.0 | 4.2              | 4.2    | 4.2     |      |
| VIL             | Maximum Low-Level Input                           | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$              | 2.0 | 0.5              | 0.5    | 0.5     | V    |
|                 | Voltage                                           | $ I_{out}  \le 20 \ \mu A$                                        | 3.0 | 0.9              | 0.9    | 0.9     |      |
|                 |                                                   |                                                                   | 4.5 | 1.35             | 1.35   | 1.35    |      |
|                 |                                                   |                                                                   | 6.0 | 1.8              | 1.8    | 1.8     |      |
| V <sub>OH</sub> | Minimum High-Level Output                         | V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub>              | 2.0 | 1.9              | 1.9    | 1.9     | V    |
|                 | Voltage                                           | $ I_{out}  \le 20 \ \mu A$                                        | 4.5 | 4.4              | 4.4    | 4.4     |      |
|                 | _                                                 |                                                                   | 6.0 | 5.9              | 5.9    | 5.9     |      |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}  I_{out}  \le 2.4 \text{ mA}$ | 3.0 | 2.48             | 2.34   | 2.20    |      |
|                 |                                                   | $ I_{out}  \le 4.0 \text{ mA}$                                    | 4.5 | 3.98             | 3.84   | 3.70    |      |
|                 |                                                   | $ I_{out}  \le 5.2 \text{ mA}$                                    | 6.0 | 5.48             | 5.34   | 5.20    |      |
| V <sub>OL</sub> | Maximum Low-Level Output                          | $V_{in} = V_{IH} \text{ or } V_{IL}$                              | 2.0 | 0.1              | 0.1    | 0.1     | V    |
|                 | Voltage                                           | $ I_{out}  \le 20 \ \mu A$                                        | 4.5 | 0.1              | 0.1    | 0.1     |      |
|                 | _                                                 |                                                                   | 6.0 | 0.1              | 0.1    | 0.1     |      |
|                 |                                                   | $V_{in} = V_{IH} \text{ or } V_{IL}  I_{out}  \le 2.4 \text{ mA}$ | 3.0 | 0.26             | 0.33   | 0.40    |      |
|                 |                                                   | $ I_{out}  \le 4.0 \text{ mA}$                                    | 4.5 | 0.26             | 0.33   | 0.40    |      |
|                 |                                                   | $ I_{out}  \le 5.2 \text{ mA}$                                    | 6.0 | 0.26             | 0.33   | 0.40    |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                          | 6.0 | ± 0.1            | ±1.0   | ± 1.0   | μA   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or GND}$<br>$I_{out} = 0 \ \mu A$         | 6.0 | 4                | 40     | 160     | μA   |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

# AC ELECTRICAL CHARACTERISTICS (CL = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns)

|                                        |                                                                        | V <sub>CC</sub>          | Guara                 |                        |                        |      |
|----------------------------------------|------------------------------------------------------------------------|--------------------------|-----------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                              | v                        | –55°C to 25°C         | ≤ 85°C                 | ≤ 125°C                | Unit |
| t <sub>PLH</sub> ,<br>•                | Maximum Propagation Delay, Input A to Output Y                         | 2.0<br>3.0               | 135<br>90             | 170<br>125             | 205<br>165             | ns   |
| t <sub>PHL</sub>                       | (Figures 1 and 4)                                                      | 4.5                      | 27                    | 34                     | 41                     |      |
|                                        |                                                                        | 6.0                      | 23                    | 29                     | 35                     |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, CS1 to Output Y<br>(Figures 2 and 4)        | 2.0<br>3.0<br>4.5<br>6.0 | 110<br>85<br>22<br>19 | 140<br>100<br>28<br>24 | 165<br>125<br>33<br>28 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, CS2 or CS3 to Output Y<br>(Figures 3 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 120<br>90<br>24<br>20 | 150<br>120<br>30<br>26 | 180<br>150<br>36<br>31 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 2 and 4)        | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>30<br>15<br>13  | 95<br>40<br>19<br>16   | 110<br>55<br>22<br>19  | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                              | -                        | 10                    | 10                     | 10                     | pF   |

|                 |                                                                                                        | Typical @ 25°C, $V_{CC}$ = 5.0 V |    |  |  |  |  |
|-----------------|--------------------------------------------------------------------------------------------------------|----------------------------------|----|--|--|--|--|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)*                                                           | 55                               | pF |  |  |  |  |
| * Llead to d    | Used to determine the no. load dynamic power consumption: $P_{z} = C_{zz} V_{zz}^{2f} + I_{zz} V_{zz}$ |                                  |    |  |  |  |  |

\* Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

#### SWITCHING WAVEFORMS





Figure 3.



\*Includes all probe and jig capacitance

Figure 4. Test Circuit

#### **PIN DESCRIPTIONS**

#### ADDRESS INPUTS

A0, A1, A2 (Pins 1, 2, 3)

Address inputs. These inputs, when the chip is selected, determine which of the eight outputs is active–low.

#### CONTROL INPUTS CS1, CS2, CS3 (Pins 6, 4, 5)

Chip select inputs. For CS1 at a high level and CS2, CS3 at a low level, the chip is selected and the outputs follow the

Address inputs. For any other combination of CS1, CS2, and CS3, the outputs are at a logic high.

#### OUTPUTS

#### Y0 - Y7 (Pins 15, 14, 13, 12, 11, 10, 9, 7)

Active-low Decoded outputs. These outputs assume a low level when addressed and the chip is selected. These outputs remain high when not addressed or the chip is not selected.

#### EXPANDED LOGIC DIAGRAM



#### PACKAGE DIMENSIONS

PDIP-16 CASE 648-08 ISSUE T



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL.

|     | INC     | HES   | MILLIN | IETERS |
|-----|---------|-------|--------|--------|
| DIM | MIN MAX |       | MIN    | MAX    |
| Α   | 0.740   | 0.770 | 18.80  | 19.55  |
| в   | 0.250   | 0.270 | 6.35   | 6.85   |
| С   | 0.145   | 0.175 | 3.69   | 4.44   |
| D   | 0.015   | 0.021 | 0.39   | 0.53   |
| F   | 0.040   | 0.70  | 1.02   | 1.77   |
| G   | 0.100   | BSC   | 2.54   | BSC    |
| н   | 0.050   | BSC   | 1.27   | BSC    |
| J   | 0.008   | 0.015 | 0.21   | 0.38   |
| К   | 0.110   | 0.130 | 2.80   | 3.30   |
| L   | 0.295   | 0.305 | 7.50   | 7.74   |
| М   | 0 °     | 10 °  | 0 °    | 10 °   |
| S   | 0.020   | 0.040 | 0.51   | 1.01   |

#### PACKAGE DIMENSIONS

SOIC-16 CASE 751B-05 **ISSUE K** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 9.80   | 10.00  | 0.386     | 0.393 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| Κ   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| М   | 0 °    | 7°     | 0 °       | 7°    |  |
| Ρ   | 5.80   | 6.20   | 0.229     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

**SOLDERING FOOTPRINT\*** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

TSSOP-16 CASE 948F-01 **ISSUE B** 



G

0.10 (0.004)

D

-T- SEATING PLANE

NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER.

2. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS.

FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K

(0.003) TOTAL IN EXCESS OF THE K
DIMENSION AT MAXIMUM MATERIAL
CONDITION.
TERMINAL NUMBERS ARE SHOWN FOR

REFERENCE ONLY.
DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.90   | 5.10   | 0.193     | 0.200 |  |
| В   | 4.30   | 4.50   | 0.169     | 0.177 |  |
| С   |        | 1.20   |           | 0.047 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.50   | 0.75   | 0.020     | 0.030 |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |
| н   | 0.18   | 0.28   | 0.007     | 0.011 |  |
| J   | 0.09   | 0.20   | 0.004     | 0.008 |  |
| J1  | 0.09   | 0.16   | 0.004     | 0.006 |  |
| K   | 0.19   | 0.30   | 0.007     | 0.012 |  |
| K1  | 0.19   | 0.25   | 0.007     | 0.010 |  |
| L   | 6.40   |        | 0.252 BSC |       |  |
| Μ   | 0 °    | 8 °    | 0 °       | 8 °   |  |

**SOLDERING FOOTPRINT\*** 

DETAIL E

5

Н





ON Semiconductor and where registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclams any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights of thers. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distibutors harmless against all claims, costs, damages, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death asociated with such unintended or unauthorized use periors and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death asociated with such unintended or unauthorized use perior and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death asociated with such unintended or unauthorized use perior and expenses, and

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative