

### 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### **FEATURES**

- Designed for Very Low-Power applications
- Input Frequency, AC Coupled: ○ Reference Input: 1MHz to 125MHz Accepts >0.1V input signal voltage
- Output Frequency up to 125MHz LVCMOS
  - <65MHz @ 1.8V operation
  - ≤90MHz @ 2.5V operation
  - <125MHz @ 3.3V operation
- One programmable input pin can be configured as Power Down (PDB) input, output Enable (OE), or Frequency Selection Switching input
- Disabled outputs Active Low
- Low current consumption:
  - <1.0mA with 27MHz & 32kHz outputs</p> o <5µA when PDB is activated</p>
- Single  $1.8V \sim 3.3V$ ,  $\pm 10\%$  power supply
- Operating temperature range from -40°C to 85°C
- Available in 6-pin DFN, and SOT23 GREEN/RoHS compliant packages

### **PIN CONFIGURATIONS**

### **BLOCK DIAGRAM**



The PL611s-19 is a low-cost general purpose frequency synthesizer and a member of 'Quick Turn Clock (QTC)' family. PL611s-19 offers the versatility of using a single reference clock input and producing up to two (kHz or MHz) system clock outputs. Designed for low-power applications with very stringent space requirement, PL611s-19 consumes ~1.0mA, while producing 2 distinct outputs of 27MHz and 32kHz. The power down feature of PL611s-19, when activated, allows the IC to consume less than 5µA of power.

The PL611s-19 fits in a small DFN or SOT23 package. Cascading of the PL611s-19 with other programmable clocks allow generating system level clocking requirements, thereby reducing the overall system implementation cost.

In addition, one programmable input pin can be configured as Power Down (PDB) input, Output Enable (OE), or Frequency switching (FSEL). The CLK1 output can be programmed as FREF or CLK0.





# 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### **KEY PROGRAMMING PARAMETERS**

| CLK<br>Output Frequency                                                                                                                              | Output Drive Strength                                                                                          | Programmable<br>Input                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| $F_{OUT} = F_{REF} * M / (R * P)$ Where M = 8 bit<br>R = 5 bit<br>P = 14 bit<br>CLK0 = F_{OUT}, F_{REF} or F_{REF} / (2*P)<br>CLK1 = F_{REF} or CLK0 | <ul> <li>Two optional drive strengths to choose from:</li> <li>Low: 4mA</li> <li>Std: 8mA (default)</li> </ul> | One output pin can be configured as:<br>• OE - input<br>• FSEL - input<br>• PDB – input |

### **PIN DESCRIPTIONS**

|                  | Pin         | Assignm      | nent         |      |                                                                                                                                                                                                                                |
|------------------|-------------|--------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name             | DFN<br>Pin# | SC70<br>Pin# | SOT<br>Pin # | Туре | Description                                                                                                                                                                                                                    |
| CLK1             | 2           | 1            | 1            | I/O  | Programmable Clock Output                                                                                                                                                                                                      |
| GND              | 3           | 5            | 2            | Р    | GND connection                                                                                                                                                                                                                 |
| FIN              | 1           | 3            | 3            | I    | Reference input pin                                                                                                                                                                                                            |
| OE, PDB,<br>FSEL | 6           | 2            | 4            | 0    | This programmable input pin can be configured as an Output<br>Enable (OE) input, Power Down input (PDB) or On-the-Fly<br>Frequency Switching Selector (FSEL). This pin has an internal<br>pull up resistor for OE, PDB & FSEL. |
| VDD              | 5           | 4            | 5            | Р    | VDD connection                                                                                                                                                                                                                 |
| CLK0             | 4           | 6            | 6            | 0    | Programmable Clock Output                                                                                                                                                                                                      |

### **OE AND PDB FUNCTION DESCRIPTION**

|            |            |      |     |            | CL                            | .K1               |
|------------|------------|------|-----|------------|-------------------------------|-------------------|
| OE         | PDB        | Osc. | PLL | CLK0       | When<br>CLK1=F <sub>REF</sub> | When<br>CLK1=CLK0 |
| 1(Default) | N/A        | On   | On  | On         | On                            | On                |
| 0          | N/A        | On   | Off | Active Low | On                            | Active Low        |
| N/A        | 1(Default) | On   | On  | On         | On                            | On                |
| N/A        | 0          | Off  | Off | Active Low | Active Low                    | Active Low        |



### 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### FUNCTIONAL DESCRIPTION

PL611s-19 is a highly featured, very flexible, advanced programmable PLL design for high performance, lowpower, small form-factor applications. The PL611s-19 accepts a reference clock input of 1MHz to 125MHz and is capable of producing two outputs from 0.5kHz to 125MHz. This flexible design allows the PL611s-19 to deliver any PLL generated frequency, FREF (Ref Clock) frequency or FREF/(2\*P) to CLK0 and/or CLK1. Some of the design features of the PL611s-19 are mentioned below:

### **PLL Programming**

The PLL in the PL611s-19 is fully programmable. The PLL is equipped with an 5-bit input frequency divider (R-Counter), and an 8-bit VCO frequency feedback loop divider (M-Counter). The output of the PLL is transferred to a 14-bit post VCO divider (P-Counter). The output frequency is determined by the following formula [FOUT = FREF \* M / (R \* P)].

### Clock Output (CLK0)

The output of CLK0 can be configured as the PLL output ( $F_{VCO}/(2^*P)$ ), FREF (Ref Clk Frequency) output, or FREF/(2\*P) output. The output drive level can be programmed to Low Drive (4mA) or Standard Drive (8mA). The maximum output frequency is 125MHz @ 3.3V, 90MHz @ 2.5V or 65MHz @ 1.8V.

### Clock Output (CLK1)

The output of CLK1 can be configured as:

FREF – Reference (Ref Clock) Frequency CLK0 – PLL Derived Frequency

The output drive level can be programmed to Low Drive (4mA) or Standard Drive (8mA). The maximum output frequency is 125MHz @ 3.3V, 90MHz @ 2.5V or 65MHz @ 1.8V.

### Programmable Input Pin (OE/PDB/FSEL)

The PL611s-19 provides one programmable I/O pin which can be configured as one of the following functions:

### Output Enable (OE)

The Output Enable feature allows the user to enable and disable the CLK0 output by toggling the OE pin. Using the OE function the CLK1 clock output will remain on when programmed as FREF and will disable when programmed to CLK0 (See OE and PDB Function Description on page 2). The OE pin incorporates a  $60k\Omega$  pull up resistor giving a default condition of logic "1" (Enabled).

#### Power-Down Control (PDB)

The Power Down (PDB) feature allows the user to put the PL611s-19 into "Sleep Mode". When activated (logic '0'), PDB 'Disables the PLL, the oscillator circuitry, counters, and all other active circuitry. In Power Down mode the IC consumes <5µA of power. The PDB pin incorporates a pull up resistor giving a default condition of logic "1" (Enabled).

#### Frequency Select (FSEL)

The Frequency Select (FSEL) feature allows the PL611s-19 to switch between two pre-programmed outputs allowing the device "On the Fly" frequency switching. The FSEL pin incorporates a  $60k\Omega$  pull up resistor giving a default condition of logic "1".



## 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### **ELECTRICAL SPECIFICATIONS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETERS                            | SYMBOL          | MIN. | MAX.                 | UNITS |
|---------------------------------------|-----------------|------|----------------------|-------|
| Supply Voltage Range                  | V <sub>dd</sub> | -0.5 | 7                    | V     |
| Input Voltage Range                   | VI              | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Output Voltage Range                  | Vo              | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Soldering Temperature (Green package) |                 |      | 260                  | °C    |
| Data Retention @ 85°C                 |                 | 10   |                      | Year  |
| Storage Temperature                   | Ts              | -65  | 150                  | °C    |
| Ambient Operating Temperature*        |                 | -40  | 85                   | °C    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied. \*Operating temperature is guaranteed by design. Parts are tested to commercial grade only.

### AC SPECIFICATIONS

| PARAMETERS                                        | CONDITIONS                                                                                            | MIN. | TYP. | MAX.            | UNITS |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|-----------------|-------|
|                                                   | @ V <sub>DD</sub> =3.3V                                                                               |      |      | 125             |       |
| Input (FIN) Frequency                             | @ V <sub>DD</sub> =2.5V                                                                               | 1    |      | 90              | MHz   |
|                                                   | @ V <sub>DD</sub> =1.8V                                                                               |      |      | 65              |       |
| Input (FIN) Signal Amplitude                      | Internally AC coupled (High Frequency)                                                                | 0.8  |      | V <sub>DD</sub> | Vpp   |
| Input (FIN) Signal Amplitude                      | Internally AC coupled (Low Frequency)<br>3.3V <a>50</a> S0MHz, 2.5V <a>40</a> MHz, 1.8V <a>15</a> MHz | 0.1  |      | V <sub>DD</sub> | Vpp   |
|                                                   | @ V <sub>DD</sub> =3.3V                                                                               |      |      | 125             | MHz   |
| Output Frequency                                  | @ V <sub>DD</sub> =2.5V 0.5kH                                                                         |      |      | 90              | MHz   |
|                                                   | @ V <sub>DD</sub> =1.8V                                                                               |      |      | 65              | MHz   |
| Settling Time                                     | At power-up (after $V_{DD}$ increases over 90% of operating $V_{DD}$ )                                |      |      | 2               | ms    |
| Output Enchla Tima                                | OE Function; Ta=25° C, 15pF Load                                                                      |      |      | 10              | ns    |
| Output Enable Time                                | PDB Function; Ta=25° C, 15pF Load                                                                     |      |      | 2               | ms    |
| Output Rise Time                                  | 15pF Load, 10/90% V <sub>DD</sub> , Std Drive, 3.3V                                                   |      | 2.0  | 3.0             | ns    |
| Output Fall Time                                  | 15pF Load, 90/10% V <sub>DD</sub> , Std Drive, 3.3V                                                   |      | 2.0  | 3.0             | ns    |
| Duty Cycle                                        | PLL Enabled, @ V <sub>DD</sub> /2                                                                     | 45   | 50   | 55              | %     |
| Period Jitter,Pk-to-Pk*<br>(10K samples measured) | Capacitive decoupling between $V_{\mbox{\scriptsize DD}}$ and GND.                                    |      | 70   |                 | ps    |

\* Note: Jitter performance depends on the programming parameters.



# 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### **DC SPECIFICATIONS**

| PARAMETERS                          | SYMBOL           | CONDITIONS                                                                    | MIN.           | TYP. | MAX. | UNITS |
|-------------------------------------|------------------|-------------------------------------------------------------------------------|----------------|------|------|-------|
| Supply Current, Dynamic             | IDD              | @ V <sub>DD</sub> =3.3V, 27MHz,<br>load=15pF                                  |                | 4.0  |      | mA    |
| Supply Current, Dynamic             | I <sub>DD</sub>  | @ V <sub>DD</sub> =2.5V, 27MHz,<br>load=10pF                                  |                | 2.7  |      | mA    |
| Supply Current, Dynamic             | I <sub>DD</sub>  | @ $V_{DD}$ =1.8V, 27MHz, load=5pF                                             |                | 1.1  |      | mA    |
| PLL Off: Supply Current,<br>Dynamic | I <sub>DD</sub>  | @ V <sub>DD</sub> =3.3V, 32kHz,<br>load=15pF                                  |                | 0.6  |      | mA    |
| PLL Off: Supply Current,<br>Dynamic | I <sub>DD</sub>  | @ V <sub>DD</sub> =2.5V, 32kHz,<br>load=15pF                                  |                | 0.5  |      | mA    |
| PLL Off: Supply Current,<br>Dynamic | I <sub>DD</sub>  | @ V <sub>DD</sub> =1.8V, 32kHz,<br>load=15pF                                  |                | 0.2  |      | mA    |
| Supply Current, Dynamic             | I <sub>DD</sub>  | When PDB=0                                                                    |                |      | 5    | μA    |
| Operating Voltage                   | V <sub>DD</sub>  |                                                                               | 1.62           |      | 3.63 | V     |
| Power Supply Ramp                   | t <sub>PU</sub>  | Time for $V_{DD}$ to reach<br>90% $V_{DD}$ . Power ramp<br>must be monotonic. |                |      | 100  | ms    |
| Output Low Voltage                  | V <sub>OL</sub>  | I <sub>OL</sub> = +4mA                                                        |                |      | 0.4  | V     |
| Output High Voltage                 | V <sub>он</sub>  | I <sub>он</sub> = -4mA                                                        | $V_{DD} - 0.4$ |      |      | V     |
| Output Current, Low Drive           | I <sub>OSD</sub> | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V                                | 4              |      |      | mA    |
| Output Current, Standard Drive      | I <sub>OSD</sub> | V <sub>OL</sub> = 0.4V, V <sub>OH</sub> = 2.4V                                | 8              |      |      | mA    |



### 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### PCB LAYOUT CONSIDERATIONS FOR PERFORMANCE OPTIMIZATION

The following guidelines are to assist you with a performance optimized PCB design:

- Keep all the PCB traces to PL611s-19 as short as possible, as well as keeping all other traces as far away from it as possible.

- When a reference input clock is generated from a crystal, place the PL611s-19 'FIN' as close as possible to the 'Xout' crystal pin. This will reduce the cross-talk between the reference input and the other signals.

- Place a 0.01 $\mu$ F~0.1 $\mu$ F decoupling capacitor between VDD and GND, on the component side of the PCB, close to the VDD pin. It is not recommended to place this component on the backside of the PCB. Going through vias will reduce the signal integrity, causing additional jitter and phase noise.

- It is highly recommended to keep the VDD and GND traces as short as possible.

- When connecting long traces (> 1 inch) to a LVCMOS output, it is important to design the traces as a transmission line or 'stripline', to avoid reflections or ringing. In this case, the LVCMOS output needs to be matched to the trace impedance. Usually 'striplines' are designed for  $50\Omega$  impedance and LVCMOS outputs usually have lower than  $50\Omega$  impedance so matching can be achieved by adding a resistor in series with the LVCMOS output pin to the 'stripline' trace.

- Please contact Micrel for the application note on how to design outputs driving long traces or for additional layout assistance.



**DFN-6L Evaluation Board** 



0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### PACKAGE DRAWINGS (GREEN PACKAGE COMPLIANT)

#### SOT23-6L

| Symbol | Dimensi | on in MM |
|--------|---------|----------|
| Symbol | Min.    | Max.     |
| Α      | 1.05    | 1.35     |
| A1     | 0.05    | 0.15     |
| A2     | 1.00    | 1.20     |
| b      | 0.30    | 0.50     |
| С      | 0.08    | 0.20     |
| D      | 2.80    | 3.00     |
| E      | 1.50    | 1.70     |
| Н      | 2.60    | 3.00     |
| L      | 0.35    | 0.55     |
| е      | 0.95    | BSC      |





#### DFN-6L

| Symbol | Dimensi | on in MM |
|--------|---------|----------|
| Symbol | Min.    | Max.     |
| А      | 0.50    | 0.60     |
| A1     | 0.00    | 0.05     |
| A3     | 0.152   | 0.152    |
| b      | 0.15    | 0.25     |
| е      | 0.40    | BSC      |
| D      | 1.25    | 1.35     |
| E      | 1.95    | 2.05     |
| D1     | 0.75    | 0.85     |
| E1     | 0.95    | 1.05     |
| L      | 0.20    | 0.30     |







# 0.5kHz-125MHz, MHz to KHz Programmable Clock<sup>™</sup>

### **ORDERING INFORMATION (GREEN PACKAGE COMPLIANT)**

|     |                               |                           | nbination of the following:                                     |      |
|-----|-------------------------------|---------------------------|-----------------------------------------------------------------|------|
|     |                               | <u>11s-19-XXX</u> X X<br> | TEMPERATURE<br>C=COMMERCIAL (0°C to<br>I = INDUSTRIAL (-40°C to |      |
| * N | licrel will assign a unique 3 | -digit ID code for each   | approved programmed part numb                                   | ber. |
|     | Part /Order Number            | Marking <sup>†</sup>      | Package Option                                                  |      |
|     | PL611s-19-XXXGC-R             | XXX                       | 6-Pin DFN (Tape and Reel)                                       |      |
|     | PL611s-19-XXXTC-R             | 19XXX                     | 6-Pin SOT23 (Tape and Reel)                                     |      |

Micrel Inc., reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Micrel is believed to be accurate and reliable. However, Micrel makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: Micrel's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Micrel Inc.