



SLUS579 - OCTOBER, 2003

# PROGRAMMABLE OUTPUT POWER FACTOR PREREGULATOR

#### **FEATURES**

- Controls Boost Preregulator to Near-Unity Power Factor
- World Wide Line Operation
- Over-Voltage Protection
- Accurate Power Limiting
- Average Current Mode Control
- Improved Noise Immunity
- Improved Feed-Forward Line Regulation
- Leading Edge Modulation
- 150-μA Typical Start-Up Current
- Low-Power BiCMOS Operation
- 10.8-V to 17-V Operation
- Programmable Output Voltage (Tracking Boost Topology)

#### **DESCRIPTION**

The UCC2819A/UCC3819A provides all the functions necessary for active power factor corrected preregulators. The controller achieves near unity power factor by shaping the ac-input line current waveform to correspond to that of the ac-input line voltage. Average current mode control maintains stable, low distortion sinusoidal line current.

Designed in Texas Instrument's BiCMOS process, the UCC3819A offers new features such as lower start-up current, lower power dissipation, overvoltage protection, a shunt UVLO detect circuitry and a leading-edge modulation technique to reduce ripple current in the bulk capacitor.

The UCC3819A allows the output voltage to be programmed by bringing out the error amplifier noninverting input.

# **BLOCK DIAGRAM**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLUS579 - OCTOBER, 2003

# **DESCRIPTION (CONTINUED)**

The UCC3819A is directly pin for pin compatible with the UCC3819. Only the output stage of UCC3819A has been modified to allow use of a smaller external gate drive resistor values. For some power supply designs where an adequately high enough gate drive resistor can not be used, the UCC3819A offers a more robust output stage at the cost of increasing the internal gate resistances. The gate drive of the UCC3819A remains strong at  $\pm 1.2$  A of peak current capability.

Available in the 16-pin D, N, and PW packages.

#### PIN CONNECTION DIAGRAM

# D, N, AND PW PACKAGES (TOP VIEW)



#### **AVAILABLE OPTIONS TABLE**

|               |                     | PACKAGE DEVICES  |                       |  |  |
|---------------|---------------------|------------------|-----------------------|--|--|
| $T_A = T_J$   | SOIC (D) PACKAGE(1) | PDIP (N) PACKAGE | TSSOP (PW) PACKAGE(1) |  |  |
| 0°C to 70°C   | UCC3819AD           | UCC3819AN        | UCC3819APW            |  |  |
| -40°C to 85°C | UCC2819AD           | UCC2819AN        | UCC2819APW            |  |  |

NOTES: (1) The D and PW packages are available taped and reeled. Add R suffix to the device type (e.g. UCC3819ADR) to order quantities of 2,500 devices per reel (D package) and 2,000 devices per reel (for PW package). Bulk quantities are 40 units (D package) and 90 units (PW package) per tube.

#### THERMAL RESISTANCE TABLE

| PACKAGE       | θjc(°C/W) | θja(°C/W)                 |
|---------------|-----------|---------------------------|
| SOIC-16 (D)   | 22        | 40 to 70 <sup>(1)</sup>   |
| PDIP-16 (N)   | 12        | 25 to 50 <sup>(1)</sup>   |
| TSSOP-16 (PW) | 14 (2)    | 123 to 147 <sup>(2)</sup> |

- NOTES: (1) Specified θja (junction to ambient) is for devices mounted to 5-inch<sup>2</sup> FR4 PC board with one ounce copper where noted. When resistance range is given, lower values are for 5 inch<sup>2</sup> aluminum PC board. Test PWB was 0.062 inch thick and typically used 0.635-mm trace widths for power packages and 1.3-mm trace widths for non-power packages with a 100-mil x 100-mil probe land area at the end of each trace.
  - (2) Modeled data. If value range given for θja, lower value is for 3x3 inch. 1 oz internal copper ground plane, higher value is for 1x1-inch. ground plane. All model data assumes only one trace for each non-fused lead.

TEXAS INSTRUMENTS www.ti.com

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature (unless otherwise noted)†

|                                                            | UCCx81xA   | UNIT |
|------------------------------------------------------------|------------|------|
| Supply voltage VCC                                         | 18         | V    |
| Gate drive current, continuous                             | 0.2        |      |
| Gate drive current                                         | 1.2        | _ A  |
| Input voltage, CAI, MOUT, SS                               | 8          |      |
| Input voltage, PKLMT                                       | 5          | V    |
| Input voltage, VSENSE, OVP/EN, VAI                         | 10         |      |
| Input current, RT, IAC, PKLMT                              | 10         | mA   |
| Maximum negative voltage, DRVOUT, PKLMT, MOUT              | -0.5       | V    |
| Power dissipation                                          | 1          | W    |
| Junction temperature, T <sub>J</sub>                       | -55 to 150 |      |
| Storage temperature, T <sub>Stg</sub>                      | -65 to 150 | °C   |
| Lead temperature, T <sub>SOI</sub> (soldering, 10 seconds) | 300        |      |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# **ELECTRICAL CHARACTERISTICS**

 $T_A$  = 0°C to 70°C for the UCC3819A, -40°C to 85°C for the UCC2819A, VCC = 12 V,  $R_T$  = 22 k $\Omega$ ,  $C_T$  = 270 pF, (unless otherwise noted)

| PARAMETER                 | TEST CONDITIONS                     | MIN | TYP  | MAX  | UNITS |
|---------------------------|-------------------------------------|-----|------|------|-------|
| Supply Current            |                                     |     |      |      |       |
| Supply current, off       | VCC = (VCC turnon threshold -0.3 V) |     | 150  | 300  | μА    |
| Supply current, on        | VCC = 12 V, No load on DRVOUT       | 2   | 4    | 6    | mA    |
| UVLO                      | •                                   | •   |      |      |       |
| VCC turnon threshold      |                                     | 9.7 | 10.2 | 10.8 |       |
| VCC turnoff threshold     |                                     | 9.4 | 9.7  |      | V     |
| UVLO hysteresis           |                                     | 0.3 | 0.5  |      |       |
| Voltage Amplifier         | •                                   | •   |      |      |       |
| VIO                       | VAOUT = 2.75 V, VCM = 3.75 V        | -15 |      | 15   | mV    |
| VAI bias current          | VAOUT = 2.75 V, VCM = 3.75 V        |     | 50   | 200  |       |
| VSENSE bias current       | VSENSE = VREF, VAOUT = 2.5 V        |     | 50   | 200  | nA    |
| CMRR                      | VCM = 1 V to 7.5 V                  | 50  | 70   |      | 15    |
| Open loop gain            | VAOUT = 2 V to 5 V                  | 50  | 90   |      | dB    |
| High-level output voltage | I <sub>L</sub> = -150 μA            | 5.3 | 5.5  | 5.6  | V     |
| Low-level output voltage  | I <sub>L</sub> = 150 μA             | 0   | 50   | 150  | mV    |

NOTES: 1. Ensured by design, Not production tested.

2. Reference variation for  $V_{CC}$  < 10.8 V is shown in Figure 2.



# **ELECTRICAL CHARACTERISTICS**

 $T_A$  = 0°C to 70°C for the UCC3819A,  $-40^{\circ}$ C to 85°C for the UCC2819A, VCC = 12 V,  $R_T$  = 22 k $\Omega$ ,  $C_T$  = 270 pF, (unless otherwise noted)

| PARAMETER                             | TEST                                  | CONDITIONS                        | MIN           | TYP           | MAX           | UNITS |
|---------------------------------------|---------------------------------------|-----------------------------------|---------------|---------------|---------------|-------|
| Over Voltage Protection and Enak      | ole                                   |                                   |               |               |               |       |
| Over voltage reference                |                                       |                                   | VREF<br>+0.48 | VREF<br>+0.50 | VREF<br>+0.52 | ٧     |
| Hysteresis                            |                                       |                                   | 300           | 500           | 600           | mV    |
| Enable threshold                      |                                       |                                   | 1.7           | 1.9           | 2.1           | V     |
| Enable hysteresis                     |                                       |                                   | 0.1           | 0.2           | 0.3           | V     |
| Current Amplifier                     |                                       |                                   |               |               |               |       |
| Input offset voltage                  | $V_{CM} = 0 V$                        | V <sub>CAOUT</sub> = 3 V          | -3.5          | 0             | 2.5           | mV    |
| Input bias current                    | $V_{CM} = 0 V$                        | V <sub>CAOUT</sub> = 3 V          |               | -50           | -100          | nA    |
| Input offset current                  | $V_{CM} = 0 V$                        | V <sub>CAOUT</sub> = 3 V          |               | 25            | 100           | nA    |
| Open loop gain                        | $V_{CM} = 0 V$                        | $V_{CAOUT} = 2 V \text{ to } 5 V$ | 90            |               |               | dB    |
| Common-mode rejection ratio           | $V_{CM} = 0 V \text{ to } 1.5 V,$     | V <sub>CAOUT</sub> = 3 V          | 60            | 80            |               | иь    |
| High-level output voltage             | I <sub>L</sub> = -120 μA              |                                   | 5.6           | 6.5           | 6.8           | V     |
| Low-level output voltage              | I <sub>L</sub> = 1 mA                 |                                   | 0.1           | 0.2           | 0.5           | V     |
| Gain bandwidth product                | See Note 1                            |                                   |               | 2.5           |               | MHz   |
| Voltage Reference                     |                                       |                                   |               |               |               |       |
| Input voltage, (UCC3819A)             | $T_A = 0$ °C to $70$ °C               |                                   | 7.387         | 7.5           | 7.613         | V     |
| Input voltage, (UCC2819A)             | $T_A = -40^{\circ}C$ to $85^{\circ}C$ |                                   | 7.369         | 7.5           | 7.631         | V     |
| Load regulation                       | I <sub>REF</sub> = 1 mA to 2 mA       |                                   | 0             |               | 10            | mV    |
| Line regulation                       | VCC = 10.8 V to 15 V,                 | See Note 2                        | 0             |               | 10            | IIIV  |
| Short-circuit current                 | V <sub>REF</sub> = 0 V                |                                   | -20           | -25           | -50           | mA    |
| Oscillator                            |                                       |                                   |               |               |               |       |
| Initial accuracy                      | T <sub>A</sub> = 25°C                 |                                   | 85            | 100           | 115           | kHz   |
| Voltage stability                     | VCC = 10.8 V to 15 V                  |                                   | -1%           |               | 1%            |       |
| Total variation                       | Line, temp,                           | See Note 1                        | 80            |               | 120           | kHz   |
| Ramp peak voltage                     |                                       |                                   | 4.5           | 5             | 5.5           |       |
| Ramp amplitude voltage (peak to peak) |                                       |                                   | 3.5           | 4             | 4.5           | V     |
| Peak Current Limit                    |                                       |                                   |               |               |               |       |
| PKLMT reference voltage               |                                       |                                   | -15           |               | 15            | mV    |
| PKLMT propagation delay               |                                       |                                   | 150           | 350           | 500           | ns    |

NOTES: (1) Ensured by design, Not production tested.

(2) Reference variation for  $V_{CC}$  < 10.8 V is shown in Figure 2.



# **ELECTRICAL CHARACTERISTICS**

 $T_A=0^{\circ}C$  to 70°C for the UCC3819A, -40°C to 85°C for the UCC2819A, VCC = 12 V,  $R_T=22$  k $\Omega$ ,  $C_T=270$  pF, (unless otherwise noted)

| PARAMETER                                                                |                              | TEST CONDI               | TIONS                              | MIN  | TYP  | MAX  | UNITS    |
|--------------------------------------------------------------------------|------------------------------|--------------------------|------------------------------------|------|------|------|----------|
| Multiplier                                                               |                              |                          |                                    |      |      |      |          |
| I <sub>MOUT</sub> , high line, low power output current, (0°C to 85°C)   | I <sub>AC</sub> = 500 μA,    | V <sub>FF</sub> = 4.7 V, | VAOUT = 1.25 V                     | 0    | -6   | -20  |          |
| I <sub>MOUT</sub> , high line, low power output current, (–40°C to 85°C) | I <sub>AC</sub> = 500 μA,    | V <sub>FF</sub> = 4.7 V, | VAOUT = 1.25 V                     | 0    |      | -23  |          |
| IMOUT, high line, high power output current                              | I <sub>AC</sub> = 500 μA,    | V <sub>FF</sub> = 4.7 V, | VAOUT = 5 V                        | -70  | -90  | -105 | μА       |
| IMOUT, low line, low power output current                                | I <sub>AC</sub> = 150 μA,    | V <sub>FF</sub> = 1.4 V, | VAOUT = 1.25 V                     | -10  | -19  | -50  | <b>,</b> |
| IMOUT, low line, high power output current                               | I <sub>AC</sub> = 150 μA,    | V <sub>FF</sub> = 1.4 V, | VAOUT = 5 V                        | -268 | -300 | -346 |          |
| I <sub>MOUT</sub> , IAC limited                                          | $I_{AC} = 150 \mu\text{A},$  | V <sub>FF</sub> = 1.3 V, | VAOUT = 5 V                        | -250 | -300 | -400 |          |
| Gain constant (K)                                                        | $I_{AC} = 300  \mu A$        | V <sub>FF</sub> = 3 V,   | VAOUT = 2.5 V                      | 0.5  | 1    | 1.5  | 1/V      |
|                                                                          | I <sub>AC</sub> = 150 μA,    | V <sub>FF</sub> = 1.4 V, | VAOUT = 0.25 V                     |      | 0    | -2   |          |
| I <sub>MOUT</sub> , zero current                                         | $I_{AC} = 500  \mu A$        | $V_{FF} = 4.7 V$         | VAOUT = 0.25 V                     |      | 0    | -2   | ١.       |
| I <sub>MOUT</sub> , zero current, (0°C to 85°C)                          | I <sub>AC</sub> = 500 μA,    | V <sub>FF</sub> = 4.7 V, | VAOUT = 0.5 V                      |      | 0    | -3   | μΑ       |
| I <sub>MOUT</sub> , zero current, (-40°C to 85°C)                        | I <sub>AC</sub> = 500 μA,    | V <sub>FF</sub> = 4.7 V, | VAOUT = 0.5 V                      |      | 0    | -3.5 |          |
| Power limit (I <sub>MOUT</sub> x V <sub>FF</sub> )                       | $I_{AC} = 150 \mu\text{A},$  | V <sub>FF</sub> = 1.4 V, | VAOUT = 5 V                        | -375 | -420 | -485 | μW       |
| Feed-Forward                                                             |                              |                          |                                    |      |      |      |          |
| VFF output current                                                       | I <sub>AC</sub> = 300 μA     |                          |                                    | -140 | -150 | -160 | μΑ       |
| Gate Driver                                                              |                              |                          |                                    |      |      |      |          |
| Pullup resistance                                                        | $I_{O} = -100 \text{ mA to}$ | –200 mA                  |                                    |      | 9    | 12   |          |
| Pulldown resistance                                                      | I <sub>O</sub> = 100 mA      |                          |                                    |      | 4    | 10   | Ω        |
| Output rise time                                                         | C <sub>L</sub> = 1 nF,       | $R_L = 10 \Omega$ ,      | V <sub>DRVOUT</sub> = 0.7 V to 9 V |      | 25   | 50   |          |
| Output fall time                                                         | C <sub>L</sub> = 1 nF,       | $R_L = 10 \Omega$ ,      | V <sub>DRVOUT</sub> = 9 V to 0.7 V |      | 10   | 50   | ns       |
| Maximum duty cycle                                                       |                              |                          |                                    | 93%  | 95%  | 100% |          |
| Minimum controlled duty cycle                                            | At 100 kHz                   |                          |                                    |      |      | 2%   |          |
| Zero Power                                                               |                              |                          |                                    |      |      |      |          |
| Zero power comparator threshold                                          | Measured on VA               | OUT                      |                                    | 0.20 | 0.33 | 0.50 | V        |
|                                                                          |                              |                          |                                    |      |      |      |          |

NOTES: (1) Ensured by design, Not production tested.

(2) Reference variation for  $V_{CC}$  < 10.8 V is shown in Figure 2.



#### **PIN ASSIGNMENTS**

| TERMIN | TERMINAL |     | PERCENTION                                              |  |  |  |  |  |
|--------|----------|-----|---------------------------------------------------------|--|--|--|--|--|
| NAME   | NO.      | 1/0 | DESCRIPTION                                             |  |  |  |  |  |
| CAI    | 4        | - 1 | urrent amplifier noninverting input                     |  |  |  |  |  |
| CAOUT  | 3        | 0   | Current amplifier output                                |  |  |  |  |  |
| CT     | 14       | I   | Oscillator timing capacitor                             |  |  |  |  |  |
| DRVOUT | 16       | 0   | Gate drive                                              |  |  |  |  |  |
| GND    | 1        | _   | Ground                                                  |  |  |  |  |  |
| IAC    | 6        | I   | Current proportional to input voltage                   |  |  |  |  |  |
| MOUT   | 5        | I/O | Multiplier output and current amplifier inverting input |  |  |  |  |  |
| OVP/EN | 10       | - 1 | Over-voltage/enable                                     |  |  |  |  |  |
| PKLMT  | 2        | -1  | PFC peak current limit                                  |  |  |  |  |  |
| RT     | 12       | -1  | Oscillator charging current                             |  |  |  |  |  |
| VAI    | 13       | -1  | Voltage amplifier non-inverting input                   |  |  |  |  |  |
| VAOUT  | 7        | 0   | Voltage amplifier output                                |  |  |  |  |  |
| VCC    | 15       | - 1 | Positive supply voltage                                 |  |  |  |  |  |
| VFF    | 8        | I   | Feed-forward voltage                                    |  |  |  |  |  |
| VSENSE | 11       | I   | /oltage amplifier inverting input                       |  |  |  |  |  |
| VREF   | 9        | 0   | Voltage reference output                                |  |  |  |  |  |

### **Pin Descriptions**

**CAI:** Place a resistor between this pin and the GND side of current-sense resistor. This input and the inverting input (MOUT) remain functional down to and below GND.

**CAOUT:** This is the output of a wide bandwidth operational amplifier that senses line current and commands the PFC pulse-width modulator (PWM) to force the correct duty cycle. Compensation components are placed between CAOUT and MOUT.

CT: A capacitor from CT to GND sets the PWM oscillator frequency according to:

$$f \approx \left(\frac{0.6}{RT \times CT}\right)$$

The lead from the oscillator timing capacitor to GND should be as short and direct as possible.

**DRVOUT:** The output drive for the boost switch is a totem-pole MOSFET gate driver on DRVOUT. To avoid the excessive overshoot of the DRVOUT while driving a capacitive load, a series gate current-limiting/damping resistor is recommended to prevent interaction between the gate impedance and the output driver. The value of the series gate resistor is based on the pulldown resistance ( $R_{pulldown}$  which is 4- $\Omega$  typical), the maximum VCC voltage (VCC), and the required maximum gate drive current (Imax). Using the equation below, a series gate resistance of resistance 11  $\Omega$  would be required for a maximum VCC voltage of 18 V and for 1.2 A of maximum sink current. The source current will be limited to approximately 900 mA (based on the  $R_{pullup}$  of 9- $\Omega$  typical).

$$\mathsf{R}_{\mathsf{GATE}} = \frac{\mathsf{VCC} - \left(\mathsf{I}_{\mathsf{MAX}} \times \mathsf{R}_{\mathsf{pulldown}}\right)}{\mathsf{I}_{\mathsf{MAX}}}$$

**GND:** All voltages measured with respect to ground. VCC and REF should be bypassed directly to GND with a 0.1-μF or larger ceramic capacitor.



# Pin Descriptions (continued)

**IAC:** This input to the analog multiplier is a current proportional to instantaneous line voltage. The multiplier is tailored for very low distortion from this current input ( $I_{IAC}$ ) to multiplier output. The recommended maximum  $I_{IAC}$  is 500  $\mu$ A.

**MOUT:** The output of the analog multiplier and the inverting input of the current amplifier are connected together at MOUT. As the multiplier output is a current, this is a high-impedance input so the amplifier can be configured as a differential amplifier. This configuration improves noise immunity and allows for the leading-edge modulation operation. The multiplier output current is limited to  $(2 \times I_{IAC})$ . The multiplier output current is given by the equation:

$$I_{MOUT} = \frac{I_{IAC} \times (V_{VAOUT} - 1)}{V_{VFF}^2 \times K}$$

where  $K = \frac{1}{V}$  is the multiplier gain constant.

**OVP/EN:** A window comparator input that disables the output driver if the boost output voltage is a programmed level above the nominal or disables both the PFC output driver and resets SS if pulled below 1.9 V (typ).

**PKLMT:** The threshold for peak limit is 0 V. Use a resistor divider from the negative side of the current sense resistor to VREF to level shift this signal to a voltage level defined by the value of the sense resistor and the peak current limit. Peak current limit is reached when PKLMT voltage falls below 0 V.

**RT:** A resistor from RT to GND is used to program oscillator charging current. A resistor between 10 k $\Omega$  and 100 k $\Omega$  is recommended. Nominal voltage on this pin is 3 V.

**VAI:** This input can be tied to the VREF or any other voltage reference (≤7.5 V) to set the boost regulator output voltage.

**VAOUT:** This is the output of the operational amplifier that regulates output voltage. The voltage amplifier output is internally limited to approximately 5.5 V to prevent overshoot.

**VCC:** Connect to a stable source of at least 20 mA between 10 V and 17 V for normal operation. Bypass VCC directly to GND to absorb supply current spikes required to charge external MOSFET gate capacitances. To prevent inadequate gate drive signals, the output devices are inhibited unless V<sub>VCC</sub> exceeds the upper under-voltage lockout voltage threshold and remains above the lower threshold.

**VFF:** The RMS voltage signal generated at this pin by mirroring 1/2 of the I<sub>IAC</sub> into a single pole external filter. At low line, the VFF roll should be 14 V.

**VSENSE:** This is normally connected to a compensation network and to the boost converter output through a divider network.

VREF: VREF is the output of an accurate 7.5-V voltage reference. This output is capable of delivering 20 mA to peripheral circuitry and is internally short-circuit current limited. VREF is disabled and remains at 0 V when VVCC is below the UVLO threshold. Bypass VREF to GND with a 0.1- $\mu$ F or larger ceramic capacitor for best stability. Please refer to Figures 8 and 9 for VREF line and load regulation characteristics.



#### APPLICATION INFORMATION

The UCC3819A is based on the UCC3818 PFC preregulator. For a more detailed application information for this part, please refer to the UCC3818 datasheet product folder.

The main difference between the UCC3818 and the UCC3819A is that the non-inverting input of the voltage error amplifier is made available to the user through an external pin (VAI) in the UCC3819A. The SS pin and function were eliminated to accommodate this change.

The benefit of VAI pin is that it can be used to dynamically change the PFC output voltage based on the line voltage (RMS) level or other conditions. Figure 1 shows one suggested implementation of the tracking boost PFC converter as this approach is sometimes referred to. The VAI pin is tied to the VFF pin and hence output voltage scales up with the line voltage. The benefit of this approach is that at lower line voltages the output voltage is lower and that leads to smaller boost inductor value, lower MOSFET conduction losses and reduced component stresses. In order for this feature to work, the downstream converter has to operate over a wider input range.



Figure 1. Suggested Implementation of UCC3819A in a Tracking Boost PFC Preregulator



# **APPLICATION INFORMATION**



REFERENCE VOLTAGE vs
REFERENCE CURRENT



Figure 2

Figure 3



MULTIPLIER GAIN
vs
VOLTAGE ERROR AMPLIFIER OUTPUT



Figure 5



#### APPLICATION INFORMATION

#### **MULTIPLIER CONSTANT POWER PERFORMANCE**



#### **References and Resources:**

Application Note: Differences Between UCC3817A/18A/19A and UCC3817/18/19, Texas Instruments Literature Number SLUA294

User's Guide: *UCC3817 BiCMOS Power Factor Preregulator Evaluation Board*, Texas Instruments Literature Number SLUU077

Application Note: Synchronizing a PFC Controller from a Down Stream Controller Gate Drive, Texas Instruments Literature Number SLUA245

Seminar topic: High Power Factor Switching Preregulator Design Optimization, L.H. Dixon, SEM-700,1990.

Seminar topic: High Power Factor Preregulator for Off-line Supplie", L.H. Dixon, SEM-600, 1988.

#### **Related Products**

| DEVICE            | DESCRIPTION                                    | CONTROL METHOD     | TYPICAL POWER LEVEL |
|-------------------|------------------------------------------------|--------------------|---------------------|
| UCC3817/A,18/A    | BiCMOS PFC controller                          | ACM <sup>(2)</sup> | 75 W to 2 kW+       |
| UC3854            | PFC controller                                 | ACM(2)             | 200 W to 2 kW+      |
| UC3854A/B         | Improved PFC controller                        | ACM(2)             | 200 W to 2 kW+      |
| UC3855A/B         | High performance soft switching PFC controller | ACM(2)             | 400 W to 2 kW+      |
| UCC38050/1        | Transition mode PFC controller                 | CRM(1)             | 50 W to 400 W       |
| UCC28510/11/12/13 | Advanced PFC+PWM combo controller              | ACM(2)             | 75 W to 1kW+        |
| UCC28514/15/16/17 | Advanced PFC+PWM combo controller              | ACM(2)             | 75 W to 1kW+        |

NOTES: (1). Critical conduction mode

(2). Average current mode



www.ti.com 13-Aug-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| UCC2819AD        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | UCC2819AD               | Samples |
| UCC2819ADR       | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | UCC2819AD               | Samples |
| UCC2819ADRG4     | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | UCC2819AD               | Samples |
| UCC2819APW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 2819A                   | Samples |
| UCC2819APWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | 2819A                   | Samples |
| UCC3819AD        | ACTIVE | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | 0 to 70      | UCC3819AD               | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Aug-2021

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2819ADR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| UCC2819APWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2819ADR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| UCC2819APWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# **TUBE**



#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC2819AD  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| UCC2819APW | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| UCC3819AD  | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated