











TPS65197, TPS65197B

SLVSBB0D - APRIL 2012-REVISED FEBRUARY 2018

# TPS65197x: 8-Channel Level-Shifter Supporting No. 2-Channel and 3-Channel Charge-Sharing with Panel Discharge to VGH during Shut-Down

#### **Features**

- 8-Channel Level-Shifter (STV, RESET, 6 x CLK)
- High Output-Voltage Level 16.5 V to 45 V (VGH)
- Low Output-Voltage Level Down to -20 V (VGL)
- Selectable Charge-Sharing
  - No Charge-Sharing
  - 2-Channel Charge-Sharing
  - 3-Channel Charge-Sharing
- 2-Channel Panel Discharge
- T-CON Failure Detection
  - TPS65197: Logic Resets by STV Pulse
  - TPS65197B: No Reset of the Logic
- Latched Shut-Down Detection (Clocks to VGH)
- Supports 100-kHz Clock Operating Frequency
- 28-Pin 4-mm x 4-mm QFN Package

# **Applications**

- Gate-in-Panel (GIP) LCD
  - Notebook
  - Monitor
  - TV

# 3 Description

The TPS65197/B is an 8-channel level-shifter with discharge function intended for use in LCD display applications such as Notebooks, Monitors and TVs.

The device converts the timing-controller (T-CON) logic-level signals to the high-level signals needed by the gate-in-panel (GIP) display.

The clock outputs, CLKOUTx, support normal level shifting operation and 2-channel or 3-channel chargesharing, which can be used to improve picture quality and power consumption. At power down, all outputs follow their input signals as long as possible; when the discharge function is used, the outputs are pulled high  $(V_{GH})$ .

The TPS65197 implements a logic reset to ignore wrong T-CON signals after the rising STV edge which forces all 6 output clocks to VGL1. The next CLKIN1 rising edge unlocks the logic and enables normal operation. The TPS65197B does not have the logic reset and always follows its input signals.

#### Device Information(1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS65197    | WQFN (28) | 4.00 mm x 4.00 mm |
| TPS65197B   | WQFN (28) | 4.00 mm x 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

# **Simplified Schematic**





# **Table of Contents**

| 1 | Features 1                           | 8.3 Feature Description                             | 9  |
|---|--------------------------------------|-----------------------------------------------------|----|
| 2 | Applications 1                       | 8.4 Device Functional Modes                         | 10 |
| 3 | Description 1                        | 9 Application and Implementation                    | 15 |
| 4 | Simplified Schematic                 | 9.1 Application Information                         | 15 |
| 5 | Revision History2                    | 9.2 Typical Application                             | 15 |
| 6 | Pin Configuration and Functions      | 10 Power Supply Recommendations                     | 18 |
| 7 | Specifications                       | 11 Layout                                           | 19 |
| • | 7.1 Absolute Maximum Ratings         | 11.1 Layout Guidelines                              | 19 |
|   | 7.2 ESD Ratings                      | 11.2 Layout Example                                 | 19 |
|   | 7.3 Recommended Operating Conditions | 12 Device and Documentation Support                 | 20 |
|   | 7.4 Thermal Information              | 12.1 Documentation Support                          | 20 |
|   | 7.5 Electrical Characteristics 5     | 12.2 Related Links                                  | 20 |
|   | 7.6 Switching Characteristics 6      | 12.3 Community Resources                            | 20 |
|   | 7.7 Typical Characteristics          | 12.4 Trademarks                                     |    |
| 8 | Detailed Description 8               | 12.5 Electrostatic Discharge Caution                | 20 |
|   | 8.1 Overview 8                       | 12.6 Glossary                                       | 20 |
|   | 8.2 Functional Block Diagram         | 13 Mechanical, Packaging, and Orderable Information | 20 |

| Cł | nanges from Revision C (May 2017) to Revision D                                                                                                                                                                                                                                                                  | Page |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | First public release of data sheet.                                                                                                                                                                                                                                                                              | 1    |
| Cł | nanges from Revision B (July 2015) to Revision C                                                                                                                                                                                                                                                                 | Page |
| •  | Changed V <sub>IH</sub> MIN value from 2 to 1.65 in the INPUT SIGNALS section of the Electrical Characteristics table                                                                                                                                                                                            | 5    |
| Cł | nanges from Revision A (June 2015) to Revision B                                                                                                                                                                                                                                                                 | Page |
| •  | Added TPS65197B device and changed the Simplified Schematic                                                                                                                                                                                                                                                      | 1    |
| Cł | nanges from Original (April 2012) to Revision A                                                                                                                                                                                                                                                                  | Page |
| •  | Added ESD Ratings table, Timing Requirements table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Supports section, and Mechanical, Packaging, and Orderable Information sections |      |
| •  | Added TPS65197B                                                                                                                                                                                                                                                                                                  |      |
| •  | Changed the text in the first paragraph of Output Clock Behavior                                                                                                                                                                                                                                                 | 10   |
| •  | Added Device and Documentation Support and Mechanical, Packaging, and Orderable Information sections                                                                                                                                                                                                             | 20   |

Submit Documentation Feedback

Copyright © 2012–2018, Texas Instruments Incorporated



# 6 Pin Configuration and Functions



#### **Pin Functions**

| Р         | IN     | I/O/D | DESCRIPTION                                              |
|-----------|--------|-------|----------------------------------------------------------|
| NAME      | NUMBER | I/O/P | DESCRIPTION                                              |
| CLKIN1    | 20     | I     | Clock 1 input                                            |
| CLKIN2    | 19     | I     | Clock 2 input                                            |
| CLKIN3    | 18     | I     | Clock 3 input                                            |
| CLKIN4    | 17     | I     | Clock 4 input                                            |
| CLKIN5    | 16     | I     | Clock 5 input                                            |
| CLKIN6    | 15     | I     | Clock 6 input                                            |
| CLKOUT1   | 22     | I/O   | Clock 1 output                                           |
| CLKOUT2   | 24     | I/O   | Clock 2 output                                           |
| CLKOUT3   | 26     | I/O   | Clock 3 output                                           |
| CLKOUT4   | 28     | I/O   | Clock 4 output                                           |
| CLKOUT5   | 2      | I/O   | Clock 5 output                                           |
| CLKOUT6   | 3      | I/O   | Clock 6 output                                           |
| CS_1      | 23     | I/O   | Clock 1 charge-sharing input                             |
| CS_2      | 25     | I/O   | Clock 2 charge-sharing input                             |
| CS_3      | 27     | I/O   | Clock 3 charge-sharing input                             |
| CS_4      | 1      | I/O   | Clock 4 charge-sharing input                             |
| DISCH1    | 7      | I/O   | Discharge 1 output. Internally connected to VGL1 and VGH |
| DISCH2    | 6      | I/O   | Discharge 2 output. Internally connected to VGL2 and VGH |
| DIS_SENSE | 13     | I     | Discharge sense terminal                                 |
| GND       | 9      | _     | Ground                                                   |
| RESETIN   | 14     | I     | RESET input                                              |
| RESETOUT  | 5      | I/O   | RESET output                                             |

Copyright © 2012–2018, Texas Instruments Incorporated



# Pin Functions (continued)

| Р           | NIN    | UO/D  | DESCRIPTION                                                                                                  |
|-------------|--------|-------|--------------------------------------------------------------------------------------------------------------|
| NAME        | NUMBER | I/O/P | DESCRIPTION                                                                                                  |
| SEL_CS      | 12     | 1     | Charge-sharing method-selection terminal. When left floating or pulled to GND, charge-sharing is disabled.   |
| STVIN       | 21     | I     | STV input                                                                                                    |
| STVOUT      | 4      | I/O   | STV output                                                                                                   |
| VGH         | 8      | Р     | Positive supply voltage. Place a buffer capacitor close to this terminal.                                    |
| VGL1        | 10     | Р     | Negative supply voltage for all outputs except discharge 2. Place a buffer capacitor close to this terminal. |
| VGL2        | 11     | Р     | Negative supply voltage for discharge 2                                                                      |
| Thermal pad | _      | -     | The thermal pad is connected to VGL1.                                                                        |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)

|                                               |                                                                                                                         | MIN  | MAX | UNIT |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|-----|------|
|                                               | SEL_CS, DIS_SENSE, CLKIN1, CLKIN2,<br>CLKIN3, CLKIN4, CLKIN5, CLKIN6, STVIN,<br>RESETIN                                 | -0.3 | 7   |      |
|                                               | VGH                                                                                                                     | -0.3 | 50  |      |
|                                               | VGL1, VGL2                                                                                                              | -25  | 0.3 |      |
| Terminal voltage <sup>(1)</sup>               | CLKOUT1, CLKOUT2, CLKOUT3,<br>CLKOUT4, CLKOUT5, CLKOUT6, CS_1,<br>CS_2, CS_3, CS_4, STVOUT, RESETOUT,<br>DISCH1, DISCH2 | -25  | 50  | V    |
|                                               | VGH – VGLx                                                                                                              |      | 62  |      |
|                                               | $V_{GL1} - V_{GL2}$                                                                                                     | -20  | 0   |      |
| perating junction temperature, T <sub>J</sub> |                                                                                                                         | -40  | 150 | •C   |
| Storage temperature, T <sub>stg</sub>         | ·                                                                                                                       | -65  | 150 | 30   |

<sup>(1)</sup> With respect to the GND terminal

#### 7.2 ESD Ratings

|                    | 9                       |                                                                     |       |      |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         |                                                                     | VALUE | UNIT |
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±700  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     |                                                                                                              | MIN  | NOM MAX | UNIT |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------|------|---------|------|
| $V_{(GH)}$                          | Voltage range of positive supply                                                                             | 16.5 | 45      |      |
| $V_{(GL_x)}$                        | Voltage range of negative supply                                                                             | -20  | -3      |      |
| $V_{(GH)} - V_{(GL_x)}$             | Voltage difference between $V_{(GH)}$ and $V_{(GL\_x)}$                                                      | 0    | 60      | V    |
| V <sub>GL1</sub> – V <sub>GL2</sub> | Voltage difference between $V_{(GL1)}$ and $V_{(GL2)}$ ( $V_{(GL1)}$ must be more negative than $V_{(GL2)})$ | -20  | 0       |      |
| T <sub>A</sub>                      | Operating free-air temperature                                                                               | -40  | 85      | °C   |
| $T_J$                               | Operating junction temperature                                                                               | -40  | 125     |      |

Product Folder Links: TPS65197 TPS65197B



#### 7.4 Thermal Information

|                    |                                              | TPS65197/B |      |
|--------------------|----------------------------------------------|------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                | RUY        | UNIT |
|                    |                                              | 28 PINS    |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance       | 34.5       |      |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance    | 25.5       |      |
| $R_{\theta JB}$    | Junction-to-board thermal resistance         | 7.5        | °C/W |
| ΨЈТ                | Junction-to-top characterization parameter   | 0.2        | C/VV |
| ΨЈВ                | Junction-to-board characterization parameter | 7.5        |      |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.5        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics

 $V_{(GH)} = 30 \text{ V}, V_{(GL1)} = -10 \text{ V}, V_{(GL2)} = -8 \text{ V}, T_A = -40^{\circ}\text{C}$  to 85°C, typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

|                        | PARAMETER                                       | TEST CONDITIONS                                                              | MIN  | TYP   | MAX  | UNIT |
|------------------------|-------------------------------------------------|------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>(GH)</sub>      | Input voltage range V <sub>(GH)</sub>           |                                                                              | 16.5 |       | 45   |      |
| / <sub>(GL1)</sub>     | Input voltage range V <sub>(GL1)</sub>          |                                                                              | -20  |       | -3   | V    |
| / <sub>(GL2)</sub>     | Input voltage range V <sub>(GL2)</sub>          |                                                                              | -20  |       | -3   |      |
| (GH)                   | Positive supply current                         |                                                                              |      | 0.3   | 1    |      |
| (GL1)                  | Negative supply current                         | CLKINx = STVIN = RESETIN =<br>SEL_CS = 0 V, DIS_SENSE = 5 V                  | -0.5 | -0.05 |      | mA   |
| (GL2)                  | Negative supply current                         | 622_66 = 6 V, Bl6_62.N62 = 6 V                                               | -0.5 | -0.05 |      |      |
| ,                      | Undervoltage lockout threshold                  | $V_{(GH)}$ rising, $T_J = -40^{\circ}$ C to $85^{\circ}$ C                   | 13.5 | 15    | 16.5 | V    |
| (UVLO)                 | Ondervoltage lockout tillesiloid                | $V_{(GH)}$ falling, $T_J = -40^{\circ}$ C to $85^{\circ}$ C                  | 2    | 3.5   | 5    | V    |
| (SD)                   | Thermal shutdown temperature                    | T <sub>J</sub> rising                                                        | 130  | 150   | 170  | °C   |
| NPUT SIG               | NALS (CLKINx, STVIN, RESETIN, SE                | L_CS, DIS_SENSE)                                                             |      |       |      |      |
| / <sub>IH</sub>        | High-level input voltage CLKINx, STVIN, RESETIN | Input rising                                                                 | 1.65 |       |      |      |
| / <sub>IL</sub>        | Low-level input voltage CLKINx, STVIN, RESETIN  | Input falling                                                                |      |       | 0.8  |      |
| V <sub>(SEL_CS)</sub>  | Charge-sharing-disabled voltage                 |                                                                              |      |       | 0.5  | V    |
|                        | 3-Channel Charge-Sharing voltage                |                                                                              | 1    |       | 2    |      |
|                        | 2-Channel Charge-Sharing voltage                |                                                                              | 2.8  |       | 6.5  |      |
| / <sub>(DIS_SENS</sub> | Discharge detection threshold                   | $V_{(DIS\_SENSE)}$ falling, $T_J = 0^{\circ}C$ to $85^{\circ}C$              | 1.17 | 1.26  | 1.36 |      |
| IN                     | Input current CLKINx, STVIN, RESETIN, DIS_SENSE | CLKINx = STVIN = RESETIN = DIS_SENSE = 5 V                                   |      | 2     | 100  | nA   |
|                        | Input current SEL_CS                            | SEL_CS = 5 V                                                                 |      | 50    | 100  | μA   |
| R <sub>(SEL_CS)</sub>  | SEL_CS pin, internal pulldown resistance        |                                                                              | 50   | 100   | 150  | kΩ   |
| EVEL SHI               | FTERS (CLKOUT1 to CLKOUT6)                      |                                                                              |      |       |      |      |
|                        | High-side on-resistance, CLKOUTx                | I <sub>(OUT)</sub> = 10 mA, sourcing (high side)                             |      | 11    | 25   |      |
| r <sub>DS(on)</sub>    | Low-side on-resistance, CLKOUTx                 | I <sub>(OUT)</sub> = 10 mA, sinking (low side)                               |      | 7     | 15   | Ω    |
| R <sub>(CS)</sub>      | Internal charge-sharing resistance              | $I_{(CS)} = 10 \text{ mA}, T_J = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | 30   | 60    | 100  |      |
| EVEL SHI               | FTERS (STVOUT, RESETOUT)                        |                                                                              |      |       |      |      |
|                        | High-side on-resistance STVOUT, RESETOUT        | I <sub>(OUT)</sub> = 10 mA, sourcing (high side)                             |      | 30    | 60   | 0    |
| DS(on)                 | Low-side on-resistance STVOUT, RESETOUT         | I <sub>(OUT)</sub> = 10 mA, sinking (low side)                               |      | 15    | 30   | Ω    |

Copyright © 2012–2018, Texas Instruments Incorporated



# **Electrical Characteristics (continued)**

 $V_{(GH)} = 30 \text{ V}, V_{(GL1)} = -10 \text{ V}, V_{(GL2)} = -8 \text{ V}, T_A = -40^{\circ}\text{C}$  to 85°C, typical values are at  $T_A = 25^{\circ}\text{C}$  (unless otherwise noted)

| (CII)               | PARAMETER                       | TEST CONDITIONS                                  | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------|--------------------------------------------------|-----|-----|-----|------|
| DISCHARG            | SE OUTPUTS (DISCH1, DISCH2)     |                                                  |     |     |     |      |
|                     | High-side on-resistance, DISCH1 | I <sub>(OUT)</sub> = 10 mA, sourcing (high side) |     | 14  | 60  |      |
| _                   | Low-side on-resistance DISCH1   | I <sub>(OUT)</sub> = 10 mA, sinking (low side)   |     | 3   | 10  | 0    |
| r <sub>DS(on)</sub> | High-side on-resistance, DISCH2 | I <sub>(OUT)</sub> = 10 mA, sourcing (high side) |     | 14  | 60  | 2.2  |
|                     | Low-side on-resistance DISCH2   | I <sub>(OUT)</sub> = 10 mA, sinking (low side)   |     | 10  | 20  |      |

# 7.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     |                           |                                                                     | MIN | NOM | MAX | UNIT |
|---------------------|---------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| LEVEL S             | HIFTERS (CLKOUT1 to CLKOU | T6)                                                                 |     |     |     |      |
| Slew+               | Slew rate, rising         | 0 47.5 \ 2007 +- 0007                                               | 50  | 140 |     | 1//  |
| Slew-               | Slew rate, falling        | C <sub>(OUT)</sub> = 4.7 nF, V <sub>(OUT)</sub> = 20% to 80%        | 50  | 150 |     | V/µs |
| t <sub>dr</sub>     | Propagation delay         | $V_{(OUT)}$ rising, $C_{(OUT)} = 150 \text{ pF}$                    |     | 40  | 100 |      |
| $t_{df}$            |                           | $V_{(OUT)}$ falling, $C_{(OUT)} = 150 \text{ pF}$                   |     | 50  | 100 |      |
| t <sub>dr(CS)</sub> |                           | $V_{(OUT)}$ rising, $C_{(OUT)}$ = 150 pF, $R_{(CS)}$ = 50 $\Omega$  |     | 50  | 150 | ns   |
| t <sub>df(CS)</sub> |                           | $V_{(OUT)}$ falling, $C_{(OUT)}$ = 150 pF, $R_{(CS)}$ = 50 $\Omega$ |     | 70  | 150 |      |
| LEVEL S             | HIFTERS (STVOUT, RESETOUT | -)                                                                  |     |     |     |      |
| Slew+               | Slew rate, rising         | C 47.75 V 200/ to 200/                                              | 20  | 50  |     | 1//  |
| Slew-               | Slew rate, falling        | C <sub>(OUT)</sub> = 4.7 nF, V <sub>(OUT)</sub> = 20% to 80%        | 30  | 60  |     | V/µs |
| t <sub>dr</sub>     | Dranagation daloy         | $V_{(OUT)}$ rising, $C_{(OUT)} = 150 \text{ pF}$                    |     | 40  | 100 |      |
| t <sub>df</sub>     | Propagation delay         | $V_{(OUT)}$ falling, $C_{(OUT)} = 150 \text{ pF}$                   |     | 50  | 100 | ns   |



Submit Documentation Feedback

Copyright © 2012–2018, Texas Instruments Incorporated



# 7.7 Typical Characteristics





# 8 Detailed Description

#### 8.1 Overview

The TPS65197/B is a 8-channel level-shifter with optional discharge function during shut-down. It supports no charge-sharing as well as 2-channel and 3-channel charge-sharing. Two channels are used to generate the STV and RESET signal, the remaining 6 channels generate the clocks. The two discharge outputs (DISCH1 and DISCH2) are connected to VGL1 and VGL2 during operation, at shutdown both discharge outputs are connected to VGH.

#### 8.2 Functional Block Diagram



Submit Documentation Feedback

Copyright © 2012–2018, Texas Instruments Incorporated



#### 8.3 Feature Description

#### 8.3.1 Sequencing



#### 8.3.2 Power Up

At power up V<sub>GL1</sub> and V<sub>GL2</sub> must be present before V<sub>GH</sub> is rising. V<sub>GL1</sub> must be always more negative or equal to V<sub>GL2</sub>, V<sub>GH</sub> should not rise faster than in 100 us. All clock output channels and DISCH1 follow V<sub>GL1</sub>, DISCH2 follows V<sub>GL2</sub> until V<sub>GH</sub> rises above its rising UVLO threshold voltage of 15 V, then all clock output channels of the TPS65197B follow their input signals. The TPS65197 has a different startup behavior as CLKOUT1 to CLKOUT6 are forced to  $V_{GL1}$  until the  $1^{st}$  rising edge of CLKIN1 releases all clocks. The discharge-sense (DIS\_SENSE) voltage must be higher than its maximum threshold voltage of 1.36 V before V<sub>GH</sub> reaches the rising UVLO threshold of 15 V, otherwise all outputs are forced to V<sub>GH</sub> and the state is latched. The selected Charge-Sharing method is latched when V<sub>GH</sub> reaches the rising UVLO according to the SEL\_CS voltage, it is reset with the falling UVLO.

#### 8.3.3 Power Down

When the discharge-sense (DIS\_SENSE) voltage falls below its typical threshold voltage of 1.26 V, all clock output channels follow V<sub>GH</sub> until V<sub>GH</sub> falls below its typical falling UVLO threshold voltage of 3.5 V; then all clock output channels and DISCH1 follow V<sub>GL1</sub>, DISCH2 follows V<sub>GL2</sub>. Once discharge-sense is triggered the state is latched, to reset and continue normal operation V<sub>GH</sub> has to fall below the falling UVLO threshold of 3.5 V.

In case the discharge-sense (DIS\_SENSE) voltage stays high during power down, all clock output channels follow their input signals until V<sub>GH</sub> falls below its typical falling UVLO threshold voltage of 3.5 V; then all clock output channels follow  $V_{GL1}$ . The discharge channels follow  $V_{GL1}$  and  $V_{GL2}$  all the time.

#### 8.3.4 Disabling the Discharge Function

When the discharge function is not used, the DIS\_SENSE pin must be pulled above its maximum threshold voltage of 1.36 V all the time (for example to 3.3 V).



#### Feature Description (continued)

#### 8.3.5 Undervoltage Lockout

To avoid improper operation of the device at low input voltages, an undervoltage lockout function is implemented. When V<sub>GH</sub> is below the UVLO threshold each output channel is clamped to its respective negative supply, V<sub>GL1</sub> or  $V_{Gl2}$ .

#### 8.3.6 Thermal Shutdown

A thermal shutdown is implemented to prevent damage because of excessive heat or power dissipation. Once the junction temperature exceeds a typical value of 150 °C, all outputs are set to high-impedance. This state is latched. V<sub>GH</sub> must fall below the falling UVLO (3.5 V) to reset the thermal shutdown.

#### 8.4 Device Functional Modes

#### 8.4.1 Output Clock Behavior

The STV and RESET channels always follow their inputs while the clocks 1 to 6 behave different for TPS65197 and TPS65197B.

#### **TPS65197:**

At startup the output signals CLKOUT1 to CLKOUT6 are forced low (V<sub>GL1</sub>) until the first rising edge of CLKOUT1 releases all clocks. Every rising edge of STVIN stops the Charge-Sharing and resets the output signals CLKOUT1 to CLKOUT6 (that is, forced low) until the next rising edge of CLKIN1 after which the clock outputs follow their inputs again. The rising edge of CLKIN1 should occur not sooner than 50 ns after the rising edge of STVIN. This logic ensures a proper reset and a clean start every frame.

#### TPS65197B:

The TPS65197B does not have the reset logic as TPS65197 and all outputs always follow their input signals (also at startup). If Charge-Sharing is activated every rising edge of STVIN stops the Charge-Sharing and the output signals CLKOUT1 to CLKOUT6 follow their input signals. The next Charge-Sharing event should not occur sooner than 50 ns after the rising edge of STVIN.



# 8.4.2 Charge-Sharing Methods TPS65197



Figure 4. TPS65197: Charge-Sharing Disabled (CS\_SEL < 0.5 V)



Charge-sharing of CLKOUT1 ↔ CLKOUT3 between CLKIN1↓ CLKIN3↑.

Charge-sharing of CLKOUT3  $\leftrightarrow$  CLKOUT5 between CLKIN3 $\downarrow$  CLKIN5 $\uparrow$ .

Charge-sharing of CLKOUT5  $\leftrightarrow$  CLKOUT1 between CLKIN5 $\downarrow$  CLKIN1 $\uparrow$ .

Charge-sharing of CLKOUT2  $\leftrightarrow$  CLKOUT4 between CLKIN2 $\downarrow$  CLKIN4 $\uparrow$ .

Charge-sharing of CLKOUT4 ↔ CLKOUT6 between CLKIN4↓ CLKIN6↑.

Charge-sharing of CLKOUT6  $\leftrightarrow$  CLKOUT2 between CLKIN6 $\downarrow$  CLKIN2 $\uparrow$ .

Figure 5. TPS65197: 3-Channel Charge-Sharing (CS\_SEL = 1 V...2 V)

Copyright © 2012–2018, Texas Instruments Incorporated





Charge-sharing of CLKOUT1  $\leftrightarrow$  CLKOUT4 between CLKIN1 $\downarrow$  CLKIN4 $\uparrow$  and CLKIN4 $\downarrow$  CLKIN1 $\uparrow$ . Charge-Sharing of CLKOUT2  $\leftrightarrow$  CLKOUT5 between CLKIN2 $\downarrow$  CLKIN5 $\uparrow$  and CLKIN5 $\downarrow$  CLKIN2 $\uparrow$ . Charge-Sharing of CLKOUT3  $\leftrightarrow$  CLKOUT6 between CLKIN3 $\downarrow$  CLKIN6 $\uparrow$  and CLKIN6 $\downarrow$  CLKIN3 $\uparrow$ .

Figure 6. TPS65197: 2-Channel Charge-Sharing (CS\_SEL = 2.8 V...6.5 V)



# 8.4.3 Charge-Sharing Methods TPS65197B

#### TPS65197B:



Figure 7. TPS65197B: Charge-Sharing Disabled (CS\_SEL < 0.5 V)



Charge-sharing of CLKOUT1  $\leftrightarrow$  CLKOUT3 between CLKIN1 $\downarrow$  CLKIN3 $\uparrow$ .

Charge-sharing of CLKOUT3  $\leftrightarrow$  CLKOUT5 between CLKIN3 $\downarrow$  CLKIN5 $\uparrow$ .

 $Charge\text{-sharing of CLKOUT5} \leftrightarrow CLKOUT1 \ between \ CLKIN5 \downarrow CLKIN1 \uparrow.$ 

Charge-sharing of CLKOUT2 ↔ CLKOUT4 between CLKIN2↓ CLKIN4↑.

Charge-sharing of CLKOUT4 ↔ CLKOUT6 between CLKIN4↓ CLKIN6↑.

Charge-sharing of CLKOUT6 ↔ CLKOUT2 between CLKIN6↓ CLKIN2↑.

Figure 8. TPS65197B: 3-Channel Charge-Sharing (CS\_SEL = 1 V...2 V)

Copyright © 2012–2018, Texas Instruments Incorporated





Charge-sharing of CLKOUT1  $\leftrightarrow$  CLKOUT4 between CLKIN1 $\downarrow$  CLKIN4 $\uparrow$  and CLKIN4 $\downarrow$  CLKIN1 $\uparrow$ . Charge-Sharing of CLKOUT2  $\leftrightarrow$  CLKOUT5 between CLKIN2 $\downarrow$  CLKIN5 $\uparrow$  and CLKIN5 $\downarrow$  CLKIN2 $\uparrow$ . Charge-Sharing of CLKOUT3  $\leftrightarrow$  CLKOUT6 between CLKIN3 $\downarrow$  CLKIN6 $\uparrow$  and CLKIN6 $\downarrow$  CLKIN3 $\uparrow$ .

Figure 9. TPS65197B: 2-Channel Charge-Sharing (CS\_SEL = 2.8 V...6.5 V)



# 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The TPS65197/B is a 8-channel level-shifter with discharge function. It supports no charge-sharing as well as 2-channel and 3-channel charge-sharing.

# 9.2 Typical Application

Charge-Sharing resistors can be left open when CS is disabled



Figure 10. Typical Application Schematic



# **Typical Application (continued)**

#### 9.2.1 Design Requirements

For this design example, use the input parameters shown in Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER          | EXAMPLE                                      |  |  |  |  |  |
|---------------------------|----------------------------------------------|--|--|--|--|--|
| Input valtage renge       | 16.5 V to 45 V                               |  |  |  |  |  |
| Input voltage range       | −20 V to −3 V                                |  |  |  |  |  |
| Input signals             | 83 kHz                                       |  |  |  |  |  |
| l a sia lavala            | low level < 0.8 V                            |  |  |  |  |  |
| Logic levels              | high level > 2 V                             |  |  |  |  |  |
| Output load               | 150 pF and 50 $\Omega$ in series with 4.7 nF |  |  |  |  |  |
| Charge-sharing resistance | 100 Ω                                        |  |  |  |  |  |

#### 9.2.2 Detailed Design Procedure

Level Shifters for LCD panels generate fast signals, therefore special care must be taken to the input and output trace length and layout symmetry. Signal delays can be caused by unsymmetric trace length. Placing the components around the device is not critical, as mostly resistors are used. Care must be taken for the supply capacitors which should be close to the device and have a good connection to ensure clean output signals.

# 9.2.3 Application Curves







Figure 12. No Charge Sharing Input Signals

Submit Documentation Feedback

Copyright © 2012-2018, Texas Instruments Incorporated









# 10 Power Supply Recommendations

The TPS65197/B is designed to operate from an input voltage supply range between 16.5 V and 45 V on the positive supply rail (VGH) and between -20 V and -3 V on the negative supply rails (VGL1, VGL2). A 1- $\mu$ F capacitor on VGH and VGL1 should be used to ensure clean output signals.



#### 11 Layout

#### 11.1 Layout Guidelines

Proper PCB layout is essential for achieving the expected performance and a low device temperature. The following points should be considered.

- Place the supply decoupling capacitors as close as possible to device terminals VGH and VGL1.
- Use wide traces to route power from the bias IC to the device to avoid voltage drops. The device is able to sink and source high peak currents up to 1 A. If wide traces are not possible, place additional 1-μF capacitors of at least 0805 size close to the supply decoupling capacitors.
- The output channel traces should be kept as short as possible to reduce EMI emissions, and not too thin to minimize stray inductances producing voltage overshoots at the panel, because high peak currents up to 1 A can flow.
- The thermal pad must be connected by many vias to a large copper area on a VGL1 potential, to be used as
  a heat sink. Use a copper area of at least 10 cm². The bigger the copper area, the cooler the device
  temperature. On a multilayer board, use the copper areas of as many layers as possible to maximize the heat
  sink.
- Output resistors for clock channels 1 to 6 can be used to reduce EMI emissions and device temperature if necessary. They generate heat and should therefore not be placed close to the device.

#### 11.2 Layout Example

O VIA to VGL1 Plane



Copyright © 2012–2018, Texas Instruments Incorporated



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

PowerPAD™ Thermally Enhanced Package application report (SLMA002) PowerPAD™ Made Easy application report (SLMA004) QFN Layout Guidelines application report (SLOA122) QFN/SON PCB Attachment application report (SLUA271)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to order now.

Table 2. Related Links

| PARTS     | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |  |
|-----------|----------------|------------|---------------------|---------------------|---------------------|--|--|
| TPS65197  | Click here     | Click here | Click here          | Click here          | Click here          |  |  |
| TPS65197B | Click here     | Click here | Click here          | Click here          | Click here          |  |  |

#### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 11-Aug-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS65197BRUYR    | ACTIVE | WQFN         | RUY                | 28   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65197B           | Samples |
| TPS65197BRUYT    | ACTIVE | WQFN         | RUY                | 28   | 250            | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -40 to 85    | TPS<br>65197B           | Samples |
| TPS65197RUYR     | ACTIVE | WQFN         | RUY                | 28   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 85    | TPS<br>65197A           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Aug-2022

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Apr-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65197BRUYR | WQFN            | RUY                | 28 | 3000 | 330.0                    | 12.4                     | 4.35       | 4.35       | 1.1        | 8.0        | 12.0      | Q2               |
| TPS65197BRUYR | WQFN            | RUY                | 28 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS65197BRUYT | WQFN            | RUY                | 28 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| TPS65197RUYR  | WQFN            | RUY                | 28 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |



www.ti.com 20-Apr-2023



#### \*All dimensions are nominal

| 7 til dillionorio are memiliar |              |                 |      |      |             |            |             |
|--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS65197BRUYR                  | WQFN         | RUY             | 28   | 3000 | 338.0       | 355.0      | 50.0        |
| TPS65197BRUYR                  | WQFN         | RUY             | 28   | 3000 | 346.0       | 346.0      | 33.0        |
| TPS65197BRUYT                  | WQFN         | RUY             | 28   | 250  | 182.0       | 182.0      | 20.0        |
| TPS65197RUYR                   | WQFN         | RUY             | 28   | 3000 | 346.0       | 346.0      | 33.0        |

PLASTIC QUAD FLATPACK-NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated