SCES078E - JULY 1996 - REVISED JANUARY 1999

| <ul> <li>State-of-the-Art Advanced BiCMOS<br/>Technology (ABT) <i>Widebus</i><sup>™</sup> Design for<br/>2.5-V and 3.3-V Operation and Low Static</li> </ul> | SN54ALVTH16821 WD PACKAGE<br>SN74ALVTH16821 DGG, DGV, OR DL PACKAGE<br>(TOP VIEW) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Power Dissipation                                                                                                                                            |                                                                                   |
| <ul> <li>Support Mixed-Mode Signal Operation (5-V</li> </ul>                                                                                                 |                                                                                   |
| Input and Output Voltages With 2.3-V to                                                                                                                      | 1Q1 [] 2 55 [] 1D1<br>1Q2 [] 3 54 [] 1D2                                          |
| 3.6-V V <sub>CC</sub> )                                                                                                                                      | GND 4 53 GND                                                                      |
| • Typical V <sub>OLP</sub> (Output Ground Bounce)                                                                                                            | 1Q3 [ 5 52 ] 1D3                                                                  |
| < 0.8 V at $V_{CC}$ = 3.3 V, $T_A$ = 25°C                                                                                                                    | 1Q3 [] 5 52 [] 1D3<br>1Q4 [] 6 51 [] 1D4                                          |
| <ul> <li>High-Drive (–24/24 mA at 2.5-V and</li> </ul>                                                                                                       | $V_{\rm CC}$ [7 50] $V_{\rm CC}$                                                  |
| -32/64 mA at 3.3-V V <sub>CC</sub> )                                                                                                                         | 1Q5 [ 8 49 ] 1D5                                                                  |
|                                                                                                                                                              |                                                                                   |
| <ul> <li>Power Off Disables Outputs, Permitting<br/>Live Insertion</li> </ul>                                                                                |                                                                                   |
|                                                                                                                                                              | GND 11 46 GND                                                                     |
| High-Impedance State During Power Up                                                                                                                         | 1Q8 12 45 1D8                                                                     |
| and Power Down Prevents Driver Conflict                                                                                                                      | 1Q9 <b>[</b> 13 44 <b>[</b> 1D9                                                   |
| <ul> <li>Uses Bus Hold on Data Inputs in Place of</li> </ul>                                                                                                 | 1Q10 14 43 1D10                                                                   |
| External Pullup/Pulldown Resistors to                                                                                                                        | 2Q1 15 42 2D1                                                                     |
| Prevent the Bus From Floating                                                                                                                                | 2Q2 16 41 2D2                                                                     |
| <ul> <li>Auto3-State Eliminates Bus Current</li> </ul>                                                                                                       | 2Q3 🛛 17 40 🗍 2D3                                                                 |
| Loading When Output Exceeds V <sub>CC</sub> + 0.5 V                                                                                                          | GND 🛛 18 39 🗍 GND                                                                 |
| Latch-Up Performance Exceeds 250 mA Per                                                                                                                      | 2Q4 🚺 19 38 🗍 2D4                                                                 |
| JESD 17                                                                                                                                                      | 2Q5 🛛 20 37 🗍 2D5                                                                 |
| ESD Protection Exceeds 2000 V Per                                                                                                                            | 2Q6 🛛 21 36 🗍 2D6                                                                 |
| MIL-STD-883, Method 3015; Exceeds 200 V                                                                                                                      | V <sub>CC</sub> []22 35 ]] V <sub>CC</sub>                                        |
| Using Machine Model; and Exceeds 1000 V                                                                                                                      | 2Q7 🛛 23 34 🗍 2D7                                                                 |
| Using Charged-Device Model, Robotic                                                                                                                          | 2Q8 🛛 24 🛛 33 🗍 2D8                                                               |
| Method                                                                                                                                                       | GND 🛛 25 32 🗍 GND                                                                 |
| • Flow-Through Architecture Facilitates                                                                                                                      | 2Q9 <b>[]</b> 26 31 <b>[</b> 2D9                                                  |
| Printed Circuit Board Layout                                                                                                                                 | 2Q <u>10</u> 27 3022D10                                                           |
| <ul> <li>Distributed V<sub>CC</sub> and GND Pin Configuration</li> </ul>                                                                                     | 2 <del>0E</del> [28 29] 2CLK                                                      |
|                                                                                                                                                              |                                                                                   |

 Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), Thin Very Small-Outline (DGV) Packages, and 380-mil Fine-Pitch Ceramic Flat (WD) Package

**Minimizes High-Speed Switching Noise** 

#### description

The 'ALVTH16821 devices are 20-bit bus-interface flip-flops with 3-state outputs designed for 2.5-V or 3.3-V  $V_{CC}$  operation, but with the capability to provide a TTL interface to a 5-V system environment.

The devices can be used as two 10-bit flip-flops or one 20-bit flip-flop. The 20-bit flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK), the flip-flops store the logic levels set up at the D inputs.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Widebus is a trademark of Texas Instruments Incorporated

UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1999, Texas Instruments Incorporated

SCES078E - JULY 1996 - REVISED JANUARY 1999

#### description (continued)

A buffered output-enable ( $\overline{OE}$ ) input can be used to place the ten outputs in either a normal logic state (high or low level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

When V<sub>CC</sub> is between 0 and 1.2 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.2 V, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN54ALVTH16821 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALVTH16821 is characterized for operation from -40°C to 85°C.

|    | (eacii iu  | -Dit Sec |                |
|----|------------|----------|----------------|
|    | INPUTS     |          | OUTPUT         |
| OE | CLK        | D        | Q              |
| L  | $\uparrow$ | Н        | Н              |
| L  | $\uparrow$ | L        | L              |
| L  | H or L     | Х        | Q <sub>0</sub> |
| н  | Х          | Х        | Z              |

**FUNCTION TABLE** (each 10-bit section)



SCES078E - JULY 1996 - REVISED JANUARY 1999

#### logic diagram (positive logic)





**To Nine Other Channels** 



SCES078E - JULY 1996 - REVISED JANUARY 1999

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (see Note 1)                    |                |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Voltage range applied to any output in the high-impedance<br>or power-off state, V <sub>O</sub> (see Note 1) | –0.5 V to 7 V  |
| Voltage range applied to any output in the high state, $V_{O}$ (see Note 1)                                  |                |
| Output current in the low state, I <sub>O</sub> : SN54ALVTH16821                                             | 96 mA          |
| SN74ALVTH16821                                                                                               | 128 mA         |
| Output current in the high state, I <sub>O</sub> : SN54ALVTH16821                                            |                |
| SN74ALVTH16821                                                                                               | 64 mA          |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                                    |                |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)                                                   |                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DGG package                                           | 81°C/W         |
| DGV package                                                                                                  | 86°C/W         |
| DL package                                                                                                   |                |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51.

#### recommended operating conditions, $V_{CC}$ = 2.5 V ± 0.2 V (see Note 3)

|                     |                                                     |                 | SN54 | ALVTH16 | 6821 | SN74 | ALVTH1 | 6821 | UNIT |
|---------------------|-----------------------------------------------------|-----------------|------|---------|------|------|--------|------|------|
|                     |                                                     |                 | MIN  | TYP     | MAX  | MIN  | TYP    | MAX  | UNIT |
| V <sub>CC</sub>     | Supply voltage                                      |                 | 2.3  |         | 2.7  | 2.3  |        | 2.7  | V    |
| VIH                 | High-level input voltage                            | 1.7             |      | 2       | 1.7  |      |        | V    |      |
| VIL                 | Low-level input voltage                             |                 | Lu.  | 0.7     |      |      | 0.7    | V    |      |
| VI                  | Input voltage                                       | 0               | Vcc  | 5.5     | 0    | VCC  | 5.5    | V    |      |
| ЮН                  | High-level output current                           |                 |      | 1       | -6   |      |        | -8   | mA   |
|                     | Low-level output current                            |                 |      | 20      | 6    |      |        | 8    | mA   |
| IOL                 | Low-level output current; current duty cycle $\leq$ | 50%; f ≥ 1 kHz  |      | 5       | 18   |      |        | 24   | ША   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate                  | Outputs enabled | 4    |         | 10   |      |        | 10   | ns/V |
| Δt/ΔV <sub>CC</sub> | Power-up ramp rate                                  | 200             |      |         | 200  |      |        | μs/V |      |
| TA                  | Operating free-air temperature                      |                 | -55  |         | 125  | -40  |        | 85   | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCES078E - JULY 1996 - REVISED JANUARY 1999

### recommended operating conditions, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V (see Note 3)

|                            |                                                     |                 | SN54 | ALVTH1 | 6821 | SN74 | ALVTH1 | 6821 | UNIT |
|----------------------------|-----------------------------------------------------|-----------------|------|--------|------|------|--------|------|------|
|                            |                                                     |                 | MIN  | TYP    | MAX  | MIN  | TYP    | MAX  | UNIT |
| VCC                        | Supply voltage                                      |                 | 3    |        | 3.6  | 3    |        | 3.6  | V    |
| VIH                        | High-level input voltage                            |                 | 2    |        | h    | 2    |        |      | V    |
| VIL                        | Low-level input voltage                             |                 | 14.  | 0.8    |      |      | 0.8    | V    |      |
| VI                         | Input voltage                                       | 0               | VCC  | 5.5    | 0    | VCC  | 5.5    | V    |      |
| ЮН                         | High-level output current                           |                 |      | 7      | -24  |      |        | -32  | mA   |
| le.                        | Low-level output current                            |                 |      | 2      | 24   |      |        | 32   | A    |
| IOL                        | Low-level output current; current duty cycle $\leq$ | 50%; f ≥ 1 kHz  |      | 5      | 48   |      |        | 64   | mA   |
| $\Delta t/\Delta v$        | Input transition rise or fall rate                  | Outputs enabled | 2    |        | 10   |      |        | 10   | ns/V |
| $\Delta t / \Delta V_{CC}$ | Power-up ramp rate                                  | 200             |      |        | 200  |      |        | μs/V |      |
| Тд                         | Operating free-air temperature                      |                 | -55  |        | 125  | -40  |        | 85   | °C   |

NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.



SCES078E – JULY 1996 – REVISED JANUARY 1999

# electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

|                |                | TEAT                                                                                                                                  |                                                            | SN54               | ALVTH1               | 6821  | SN74 | ALVTH1           | 6821 | UNIT     |  |
|----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------|----------------------|-------|------|------------------|------|----------|--|
| P/             | ARAMETER       | IESIC                                                                                                                                 | ONDITIONS                                                  | MIN                | TYP†                 | MAX   | MIN  | TYP <sup>†</sup> | MAX  | UNII     |  |
| VIK            |                | V <sub>CC</sub> = 2.3 V,                                                                                                              | lj = -18 mA                                                |                    |                      | -1.2  |      |                  | -1.2 | V        |  |
|                |                | V <sub>CC</sub> = 2.3 V to 2.7 V,                                                                                                     | I <sub>OH</sub> = −100 μA                                  | V <sub>CC</sub> -0 | V <sub>CC</sub> -0.2 |       |      | .2               |      |          |  |
| Vон            |                |                                                                                                                                       | I <sub>OH</sub> = -6 mA                                    | 1.8                |                      |       |      |                  |      | V        |  |
|                |                | V <sub>CC</sub> = 2.3 V                                                                                                               | I <sub>OH</sub> = -8 mA                                    |                    |                      |       | 1.8  |                  |      |          |  |
|                |                | V <sub>CC</sub> = 2.3 V to 2.7 V,                                                                                                     | I <sub>OL</sub> = 100 μA                                   |                    |                      | 0.2   |      |                  | 0.2  |          |  |
|                |                |                                                                                                                                       | I <sub>OL</sub> = 6 mA                                     |                    |                      | 0.4   |      |                  |      |          |  |
| VOL            |                |                                                                                                                                       | I <sub>OL</sub> = 8 mA                                     |                    |                      |       |      |                  | 0.4  | V        |  |
|                |                | $V_{CC} = 2.3 V$                                                                                                                      | I <sub>OL</sub> = 18 mA                                    |                    |                      | 0.5   |      |                  |      |          |  |
|                |                |                                                                                                                                       | I <sub>OL</sub> = 24 mA                                    |                    |                      |       |      |                  | 0.5  |          |  |
|                | Controlinguite | V <sub>CC</sub> = 2.7 V,                                                                                                              | $V_I = V_{CC}$ or GND                                      |                    |                      | ±1    |      |                  | ±1   |          |  |
| Control inputs |                | V <sub>CC</sub> = 0 or 2.7 V,                                                                                                         | V <sub>I</sub> = 5.5 V                                     |                    |                      | \$ 10 |      |                  | 10   |          |  |
|                |                |                                                                                                                                       | V <sub>I</sub> = 5.5 V                                     |                    | , A                  | 10    |      |                  | 10   | μA       |  |
|                | Data inputs    | V <sub>CC</sub> = 2.7 V                                                                                                               | $V_I = V_{CC}$                                             |                    | A.                   | 1     |      |                  | 1    |          |  |
|                |                |                                                                                                                                       | $V_{I} = 0$                                                |                    | 1                    | -5    |      |                  | -5   |          |  |
| loff           |                | $V_{CC} = 0,$                                                                                                                         | $V_{I}$ or $V_{O}$ = 0 to 4.5 V                            |                    | 2                    |       |      |                  | ±100 | μΑ       |  |
| IBHL‡          |                | V <sub>CC</sub> = 2.3 V,                                                                                                              | V <sub>I</sub> = 0.7 V                                     |                    | 0 115                |       |      | 115              |      | μΑ       |  |
| IBHH§          |                | V <sub>CC</sub> = 2.3 V,                                                                                                              | V <sub>I</sub> = 1.7 V                                     | 2                  | -10                  |       |      | -10              |      | μΑ       |  |
| IBHLO          | P.             | V <sub>CC</sub> = 2.7 V,                                                                                                              | $V_{I} = 0$ to $V_{CC}$                                    | 300                |                      |       | 300  |                  |      | μΑ       |  |
| Івнно          | D <sup>#</sup> | V <sub>CC</sub> = 2.7 V,                                                                                                              | $V_{I} = 0$ to $V_{CC}$                                    | -300               |                      |       | -300 |                  |      | μΑ       |  |
| IEX            |                | V <sub>CC</sub> = 2.3 V,                                                                                                              | V <sub>O</sub> = 5.5 V                                     |                    |                      | 125   |      |                  | 125  | μA       |  |
| IOZ(PI         | U/PD)☆         | $V_{CC} \le 1.2 \text{ V}, \text{ V}_{O} = \frac{0.5}{\text{OE}}$<br>V <sub>I</sub> = GND or V <sub>CC</sub> , $\overline{\text{OE}}$ | V to V <sub>CC</sub> ,<br>= don't care                     |                    |                      | ±100  |      |                  | ±100 | μA       |  |
| IOZH           |                | V <sub>CC</sub> = 2.7 V                                                                                                               | V <sub>O</sub> = 2.3 V,<br>V <sub>I</sub> = 0.7 V or 1.7 V |                    |                      | 5     |      |                  | 5    | μA       |  |
| IOZL           |                | V <sub>CC</sub> = 2.7 V                                                                                                               | $V_{O} = 0.5 V,$<br>$V_{I} = 0.7 V \text{ or } 1.7 V$      |                    |                      | -5    |      |                  | -5   | μA       |  |
|                |                | V 07V                                                                                                                                 | Outputs high                                               | +                  | 0.04                 | 0.1   |      | 0.04             | 0.1  |          |  |
| ICC            |                | $V_{CC} = 2.7 V,$<br>$I_{O} = 0,$                                                                                                     | Outputs low                                                | +                  | 2.3                  | 4.5   |      | 2.3              | 4.5  | mA       |  |
|                |                | $V_{I} = V_{CC}$ or GND                                                                                                               | Outputs disabled                                           | +                  | 0.04                 | 0.1   |      | 0.04             | 0.1  |          |  |
| Ci             |                | V <sub>CC</sub> = 2.5 V,                                                                                                              | $V_{I} = 2.5 V \text{ or } 0$                              | +                  | 3.5                  |       |      | 3.5              |      | pF       |  |
| C <sub>0</sub> |                | $V_{CC} = 2.5 V,$                                                                                                                     | $V_{O} = 2.5 \text{ V or } 0$                              | +                  | 6.5                  |       |      | 6.5              |      | p.<br>pF |  |

<sup>†</sup> All typical values are at  $V_{CC} = 2.5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max.

§ The bus-hold circuit can source at least the minimum high sustaining current at V<sub>IH</sub> min. I<sub>BHH</sub> should be measured after raising V<sub>IN</sub> to V<sub>CC</sub> and then lowering it to V<sub>IH</sub> min.

 $\P$  An external driver must source at least  $I_{BHLO}$  to switch this node from low to high.

<sup>#</sup> An external driver must sink at least IBHHO to switch this node from high to low.

I Current into an output in the high state when  $V_O > V_{CC}$ 

\*High-impedance state during power up or power down



SCES078E - JULY 1996 - REVISED JANUARY 1999

# electrical characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted)

| P                  | ARAMETER       | TEET                                                                                                                 | CONDITIONS                                          | SN54                | ALVTH1 | 6821         | SN74                | ALVTH1 | 6821     | UNIT |
|--------------------|----------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------|--------|--------------|---------------------|--------|----------|------|
| F/                 | ARAMETER       | TEST                                                                                                                 | CONDITIONS                                          | MIN                 | TYP†   | MAX          | MIN                 | TYP†   | MAX      | UNIT |
| VIK                |                | V <sub>CC</sub> = 3 V,                                                                                               | lj = -18 mA                                         |                     |        | -1.2         |                     |        | -1.2     | V    |
|                    |                | $V_{CC} = 3 V \text{ to } 3.6 V,$                                                                                    | I <sub>OH</sub> = -100 μA                           | V <sub>CC</sub> -0. | 2      |              | V <sub>CC</sub> -0. | .2     |          |      |
| ∨он                |                | Vec 21/                                                                                                              | I <sub>OH</sub> = -24 mA                            | 2                   |        |              |                     |        |          | V    |
|                    |                | V <sub>CC</sub> = 3 V                                                                                                | I <sub>OH</sub> = -32 mA                            |                     |        |              | 2                   |        |          |      |
|                    |                | V <sub>CC</sub> = 3 V to 3.6 V,                                                                                      | I <sub>OL</sub> = 100 μA                            |                     |        | 0.2          |                     |        | 0.2      |      |
|                    |                |                                                                                                                      | I <sub>OL</sub> = 16 mA                             |                     |        |              |                     |        | 0.4      |      |
| Vai                |                |                                                                                                                      | I <sub>OL</sub> = 24 mA                             |                     |        | 0.5          |                     |        |          | V    |
| VOL                |                | $V_{CC} = 3 V$                                                                                                       | I <sub>OL</sub> = 32 mA                             |                     |        |              |                     |        | 0.5      | v    |
|                    |                |                                                                                                                      | I <sub>OL</sub> = 48 mA                             |                     |        | 0.55         |                     |        |          |      |
|                    |                |                                                                                                                      | I <sub>OL</sub> = 64 mA                             |                     |        |              |                     |        | 0.55     |      |
|                    | Control inputs | V <sub>CC</sub> = 3.6 V,                                                                                             | $V_I = V_{CC}$ or GND                               |                     |        | <u>\$</u> ±1 |                     |        | ±1       |      |
|                    | Control inputs | V <sub>CC</sub> = 0 or 3.6 V,                                                                                        | V <sub>I</sub> = 5.5 V                              |                     |        | 10           |                     |        | 10       |      |
| lj –               |                |                                                                                                                      | VI = 5.5 V                                          |                     | 72     | 10           |                     |        | 10       | μA   |
|                    | Data inputs    | $V_{CC} = 3.6 V$                                                                                                     | $A^{I} = A^{CC}$                                    |                     | 2      | 1            |                     |        | 1        |      |
|                    |                |                                                                                                                      | $V_{I} = 0$                                         |                     | 2      | -5           |                     |        | -5       |      |
| loff               | -              | $V_{CC} = 0,$                                                                                                        | $V_{I}$ or $V_{O} = 0$ to 4.5 V                     |                     | 5      |              |                     |        | ±100     | μA   |
| I <sub>BHL</sub> ‡ |                | V <sub>CC</sub> = 3 V,                                                                                               | V <sub>I</sub> = 0.8 V                              | 75                  |        |              | 75                  |        |          | μA   |
| I <sub>BHH</sub> § | 3              | V <sub>CC</sub> = 3 V,                                                                                               | V <sub>I</sub> = 2 V                                | -75                 |        |              | -75                 |        |          | μA   |
| BHLC               |                | V <sub>CC</sub> = 3.6 V,                                                                                             | $V_I = 0$ to $V_{CC}$                               | 500                 |        |              | 500                 |        |          | μA   |
| Івнно              |                | V <sub>CC</sub> = 3.6 V,                                                                                             | $V_{I} = 0$ to $V_{CC}$                             | -500                |        |              | -500                |        |          | μA   |
| I <sub>EX</sub>    |                | V <sub>CC</sub> = 3 V,                                                                                               | V <sub>O</sub> = 5.5 V                              |                     |        | 125          |                     |        | 125      | μA   |
| IOZ(P              | U/PD)☆         | $V_{CC} \le 1.2 \text{ V}, \text{ V}_{O} = \frac{0.5}{\text{V}_{I}}$<br>V <sub>I</sub> = GND or V <sub>CC</sub> , OE | V to V <sub>CC</sub> ,<br>e don't care              |                     |        | ±100         |                     |        | ±100     | μA   |
| IOZH               |                | V <sub>CC</sub> = 3.6 V                                                                                              | $V_{O} = 3 V,$<br>$V_{I} = 0.8 V \text{ or } 2 V$   |                     |        | 5            |                     |        | 5        | μA   |
| IOZL               |                | V <sub>CC</sub> = 3.6 V                                                                                              | $V_{O} = 0.5 V,$<br>$V_{I} = 0.8 V \text{ or } 2 V$ |                     |        | -5           |                     |        | -5       | μA   |
|                    |                |                                                                                                                      | Outputs high                                        | +                   | 0.07   | 0.1          |                     | 0.07   | 0.1      |      |
|                    |                | $V_{CC} = 3.6 V,$                                                                                                    | Outputs low                                         | +                   | 3.2    | 5.5          |                     | 3.2    | 0.1      | mA   |
| ICC                |                | $I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$                                                                      | Outputs low                                         | +                   | 0.07   | 0.1          | <u> </u>            | 0.07   | 5<br>0.1 | ША   |
| ΔICC□              |                |                                                                                                                      | ne input at V <sub>CC</sub> – 0.6 V,                | +                   | 0.07   | 0.1          |                     | 0.07   | 0.1      | mA   |
| Ci                 |                | $V_{CC} = 3.3 V,$                                                                                                    | V <sub>I</sub> = 3.3 V or 0                         | +                   | 3.5    |              |                     | 3.5    |          | pF   |
| C <sub>0</sub>     |                | $V_{CC} = 3.3 V,$                                                                                                    | $V_{\rm O} = 3.3  \text{V or } 0$                   |                     | 6      |              |                     | 6      |          | pF   |

<sup>†</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

<sup>‡</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND and then raising it to V<sub>IL</sub> max.

§ The bus-hold circuit can source at least the minimum high sustaining current at VIH min. IBHH should be measured after raising VIN to VCC and then lowering it to VIH min.

 $\P$  An external driver must source at least IBHLO to switch this node from low to high.

<sup>#</sup> An external driver must sink at least IBHHO to switch this node from high to low.

I Current into an output in the high state when  $V_O > V_{CC}$ 

\*High-impedance state during power up or power down

□This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND.



SCES078E – JULY 1996 – REVISED JANUARY 1999

# timing requirements over recommended operating free-air temperature range, V\_{CC} = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

|                 |                                         |           | SN54ALVTI     | H16821 | SN74ALVT | H16821 | UNIT |  |
|-----------------|-----------------------------------------|-----------|---------------|--------|----------|--------|------|--|
|                 |                                         |           | MIN           | MAX    | MIN      | MAX    | UNIT |  |
| fclock          | Clock frequency                         |           | 150           |        | 150      | MHz    |      |  |
| tw              | Pulse duration, CLK high or low         |           | 1.6           |        | 1.5      |        | ns   |  |
|                 | Setur time data before CLK <sup>↑</sup> | Data high | 1.6           | ,      | 1.5      |        |      |  |
| t <sub>su</sub> | Setup time, data before CLK↑            | Data low  | 2.1           |        | 2        |        | ns   |  |
| tı.             | Hold time, data after CLK↑              | Data high | 0.4           |        | 0.3      | ns     |      |  |
| <sup>t</sup> h  |                                         | Data low  | <b>\$</b> 1.1 |        | 1        |        | 113  |  |

# timing requirements over recommended operating free-air temperature range, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 2)

|                 |                                 | SN54ALVTH    | H16821 | SN74ALVT | H16821 | UNIT |      |  |
|-----------------|---------------------------------|--------------|--------|----------|--------|------|------|--|
|                 |                                 |              | MIN    | MAX      | MIN    | MAX  | UNIT |  |
| fclock          | Clock frequency                 |              | 4150   |          | 150    | MHz  |      |  |
| tw              | Pulse duration, CLK high or low |              | 1.6    | 12,      | 1.5    |      | ns   |  |
|                 | Catura tima, data batana CLKA   | Data high    | 1.6    |          | 1.5    |      |      |  |
| t <sub>su</sub> | Setup time, data before CLK↑    | Data low     | 1.6    |          | 1.5    |      | ns   |  |
| +.              | Hold time, data after CLK↑      | Data high    | A.1    |          | 1      |      |      |  |
| th              |                                 | <b>2</b> 1.1 |        | 1        |        | ns   |      |  |

# switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 30 pF, V<sub>CC</sub> = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | SN54ALVTH16821 | SN74ALVTH16821 | UNIT |
|------------------|---------|----------|----------------|----------------|------|
| FARAMETER        | (INPUT) | (OUTPUT) | MIN MAX        | MIN MAX        |      |
| fmax             |         |          | 150            | 150            | MHz  |
| <sup>t</sup> PLH | CLK     | Q        | 1 4.2          | 1 4.1          | 20   |
| <sup>t</sup> PHL | OLK     | Ŷ        | 1 🖉 4.5        | 1 4.4          | ns   |
| <sup>t</sup> PZH | ŌĒ      | Q        | 1.5 4.7        | 1.5 4.6        | ns   |
| <sup>t</sup> PZL | UE      | 3        | 4.2            | 1 4.1          | 115  |
| <sup>t</sup> PHZ | OE      | Q        | 1.5 4.6        | 1.5 4.5        | ns   |
| <sup>t</sup> PLZ | UE      | 3        | 1 5            | 1 4.9          |      |

# switching characteristics over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF, V<sub>CC</sub> = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM    | то       | SN54ALVTH16821 | SN74ALVTH16821 | UNIT |
|------------------|---------|----------|----------------|----------------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN MAX        | MIN MAX        |      |
| <sup>f</sup> max |         |          | 150            | 150            | MHz  |
| <sup>t</sup> PLH | CLK     | 0        | 1 🍌 3.6        | 1 3.5          | ns   |
| <sup>t</sup> PHL | OEK     | Q        | 1 🖉 3.6        | 1 3.5          | 115  |
| <sup>t</sup> PZH | OE      | 0        | 4.2            | 1 4.1          | ns   |
| <sup>t</sup> PZL | OE      | Q        | 3.7            | 1 3.6          | 115  |
| <sup>t</sup> PHZ | OE      | 0        | 2 1 4.9        | 1 4.8          | ns   |
| <sup>t</sup> PLZ | UE      | Q        | 1 4.8          | 1 4.6          | 115  |

PRODUCT PREVIEW information concerns products in the formative or design phase of development. Characteristic data and other specifications are design goals. Texas Instruments reserves the right to change or discontinue these products without notice.



SCES078E - JULY 1996 - REVISED JANUARY 1999



- NOTES: A. CL includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2 ns, t<sub>f</sub>  $\leq$  2 ns.
  - D. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuit and Voltage Waveforms



SCES078E - JULY 1996 - REVISED JANUARY 1999



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform22 is for an output with internal conditions such that the output is high except when disabled by the output control.

C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.

D. The outputs are measured one at a time with one transition per measurement.

Figure 2. Load Circuit and Voltage Waveforms





#### PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                   | (1)           |              | J                  |      |                | (2)             | (6)                           | (0)                |              | (40)                    |         |
| SN74ALVTH16821DL  | ACTIVE        | SSOP         | DL                 | 56   | 20             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ALVTH16821              | Samples |
| SN74ALVTH16821DLR | ACTIVE        | SSOP         | DL                 | 56   | 1000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ALVTH16821              | Samples |
| SN74ALVTH16821GR  | ACTIVE        | TSSOP        | DGG                | 56   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | ALVTH16821              | Samples |
| SN74ALVTH16821VR  | ACTIVE        | TVSOP        | DGV                | 56   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | VT821                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ALVTH16821DLR           | SSOP            | DL                 | 56 | 1000 | 330.0                    | 32.4                     | 11.35      | 18.67      | 3.1        | 16.0       | 32.0      | Q1               |
| SN74ALVTH16821GR            | TSSOP           | DGG                | 56 | 2000 | 330.0                    | 24.4                     | 8.6        | 15.6       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74ALVTH16821VR            | TVSOP           | DGV                | 56 | 2000 | 330.0                    | 24.4                     | 6.8        | 11.7       | 1.6        | 12.0       | 24.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALVTH16821DLR | SSOP         | DL              | 56   | 1000 | 367.0       | 367.0      | 55.0        |
| SN74ALVTH16821GR  | TSSOP        | DGG             | 56   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74ALVTH16821VR  | TVSOP        | DGV             | 56   | 2000 | 367.0       | 367.0      | 45.0        |



www.ti.com

5-Jan-2022

### TUBE



#### \*All dimensions are nominal

| Device           | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74ALVTH16821DL | DL           | SSOP         | 56   | 20  | 473.7  | 14.24  | 5110   | 7.87   |

## **MECHANICAL DATA**

PLASTIC SMALL-OUTLINE

MPDS006C - FEBRUARY 1996 - REVISED AUGUST 2000

#### DGV (R-PDSO-G\*\*)

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.
- D. Falls within JEDEC: 24/48 Pins MO-153

14/16/20/56 Pins – MO-194



# **DGV0056A**



## **PACKAGE OUTLINE**

## **TVSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-194.



# DGV0056A

# **EXAMPLE BOARD LAYOUT**

## TVSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGV0056A

# **EXAMPLE STENCIL DESIGN**

## TVSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DL (R-PDSO-G56)

PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
  - This drawing is subject to change without notice. В.
  - Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). C.
  - D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



## **PACKAGE OUTLINE**

# **DGG0056A**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.



# DGG0056A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGG0056A

## **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated