## SN65MLVD200, SN65MLVD202 SN65MLVD204, SN65MLVD205 MULTIPOINT-LVDS LINE DRIVERS AND RECEIVERS

SLLS463E - SEPTEMBER 2001 - REVISED JUNE 2003

- Low-Voltage Differential 30-Ω Line Drivers and Receivers for Signaling Rates<sup>†</sup> up to 100 Mbps
- Power Dissipation at 100 Mbps
  - Driver: 50 mW TypicalReceiver: 30 mW Typical
- Meets or Exceeds Current Revision of M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
- Controlled Driver Output Voltage Transition Times for Improved Signal Quality
- -1-V to 3.4-V Common-Mode Voltage Range Allows Data Transfer With up to 2 V of Ground Noise
- Type-1 Receivers Incorporate 25 mV of Hysteresis

- Type-2 Receivers Provide an Offset (100 mV) Threshold to Detect Open-Circuit and Idle-Bus Conditions
- Operates From a Single 3.3-V Supply
- Propagation Delay Times Typically 2.3 ns for Drivers and 5 ns for Receivers
- Power-Up/Down Glitch-Free Driver
- Driver Handles Operation Into a Continuous Short Circuit Without Damage
- Bus Pins High Impedance When Disabled or V<sub>CC</sub> ≤ 1.5 V
- 200-Mbps Devices Available (SN65MLVD201, 203, 206, and 207)

SN65MLVD200D (Marked as MF200) SN65MLVD204D (Marked as MF204) (TOP VIEW)



### SN65MLVD202D (Marked as MLVD202) SN65MLVD205D (Marked as MLVD205) (TOP VIEW)



NC - No internal connection

## logic diagram (positive logic)

### SN65MLVD200, SN65MLVD204



### SN65MLVD202, SN65MLVD205





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†The signaling rate of a line is the number of voltage transitions that are made per second expressed in bps (bits per second) units.



### description

This series of SN65MLVD20x devices are low-voltage differential line drivers and receivers complying with the proposed multipoint low-voltage differential signaling (M-LVDS) standard (TIA/EIA-899). These circuits are similar to their TIA/EIA-644 standard compliant LVDS counterparts, with added features to address multipoint applications. Driver output current has been increased to support doubly-terminated,  $50-\Omega$  load multipoint applications. Driver output slew rates are optimized for signaling rates up to 100 Mbps.

Types 1 and 2 receivers are available. Both types of receivers operate over a common-mode voltage range of -1 V to 3.4 V to provide increased noise immunity in harsh electrical environments. Type-1 receivers have their differential input voltage thresholds near zero volts (±50 mV), and include 25 mV of hysteresis to prevent output oscillations in the presence of noise. Type-2 receivers include an offset threshold to detect open-circuit, idle-bus, and other fault conditions, and provide a known output state under these conditions.

The intended application of these devices is in half-duplex or multipoint baseband data transmission over controlled impedance media of approximately  $100-\Omega$  characteristic impedance. The transmission media may be printed circuit board traces, backplanes, or cables. (Note: The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other application-specific characteristics).

These devices are characterized for operation from -40°C to 85°C.

#### **AVAILABLE OPTIONS**

| NOMINAL<br>SIGNALING RATE,<br>Mbps | FOOTPRINT  | RECEIVER TYPE | PART NUMBER† |
|------------------------------------|------------|---------------|--------------|
| 100                                | SN75176    | Type 1        | SN65MLVD200D |
| 100                                | SN75ALS180 | Type 1        | SN65MLVD202D |
| 100                                | SN75176    | Type 2        | SN65MLVD204D |
| 100                                | SN75ALS180 | Type 2        | SN65MLVD205D |

<sup>†</sup> The D package is available taped and reeled. Add the R suffix to the device type (e.g., SN65MLVD200DR)

### **Function Tables**

TVDE-1 PECEIVED (200, 202)

| 11FE-1 RECEIVER (200, 202)       |      |        |  |  |
|----------------------------------|------|--------|--|--|
| INPUTS                           |      | OUTPUT |  |  |
| $V_{ID} = V_A - V_B$             | RE   | R      |  |  |
| V <sub>ID</sub> ≥ 50 mV          | L    | Н      |  |  |
| -50 mV < V <sub>ID</sub> < 50 mV | L    | ?      |  |  |
| $V_{ID} \le -50 \text{ mV}$      | L    | L      |  |  |
| X                                | Н    | Z      |  |  |
| X                                | Open | Z      |  |  |
| Open Circuit                     | L    | ?      |  |  |

**TYPE-2 RECEIVER (204, 205)** 

| INPUTS                           | INPUTS |   |
|----------------------------------|--------|---|
| $V_{ID} = V_A - V_B$             | RE     | R |
| V <sub>ID</sub> ≥ 150 mV         | L      | Н |
| 50 mV < V <sub>ID</sub> < 150 mV | L      | ? |
| $V_{ID} \leq 50 \text{ mV}$      | L      | L |
| X                                | Н      | Z |
| X                                | Open   | Z |
| Open Circuit                     | L      | L |

#### **DRIVER**

| INPUT | ENABLE | OUTPUTS |        |  |  |
|-------|--------|---------|--------|--|--|
| D     | DE     | A OR Y  | B OR Z |  |  |
| L     | Н      | L       | Н      |  |  |
| Н     | Н      | Н       | L      |  |  |
| OPEN  | Н      | L       | Н      |  |  |
| Х     | OPEN   | Z       | Z      |  |  |
| Х     | L      | Z       | Z      |  |  |

H = high level, L = low level, Z = high impedance, X = Don't care, ? = indeterminate



## equivalent input and output schematic diagrams



# **SN65MLVD200, SN65MLVD202 SN65MLVD204, SN65MLVD205** MULTIPOINT-LVDS LINE DRIVERS AND RECEIVERS

SLLS463E - SEPTEMBER 2001 - REVISED JUNE 2003

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)

| Supply voltage range, V <sub>CC</sub> (see Note 1)          | 0.5 V to 4 V                   |
|-------------------------------------------------------------|--------------------------------|
| Input voltage range: D, DE, RE                              | 0.5 V to 4 V                   |
| A, B (200, 204)                                             | –1.8 V to 4 V                  |
| A, B (202, 205)                                             | –4 V to 6 V                    |
| Output voltage range: R                                     | 0.3 V to 4 V                   |
| Y, Z, A, or B                                               | –1.8 V to 4 V                  |
| Electrostatic discharge: Human body model (see Note 2)      | A, B, Y, or Z $\dots \pm 3$ kV |
|                                                             | All pins ±2 kV                 |
| Charged-device model (see Note 3)                           | All pins±500 V                 |
| Continuous power dissipation                                | (see Dissipation Rating table) |
| Storage temperature range                                   | –65°C to 150°C                 |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 second | ls 260°C                       |

<sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values, except differential I/O bus voltages, are with respect to network ground terminal.
  - 2. Tested in accordance with JEDEC Standard 22, Test Method A114-A.
  - 3. Tested in accordance with JEDEC Standard 22, Test Method C101.

#### **DISSIPATION RATING**

| PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | ^         |        |
|---------|-----------------------------------------------------------------------------|-----------|--------|
| D(8)    | 725 mW                                                                      | 5.8 mW/°C | 377 mW |
| D(14)   | 950 mW                                                                      | 7.6 mW/°C | 494 mW |

### recommended operating conditions

|                                                                                  | MIN  | NOM | MAX | UNIT |
|----------------------------------------------------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                                                  | 3    | 3.3 | 3.6 | ٧    |
| High-level input voltage, V <sub>IH</sub>                                        | 2    |     | VCC | ٧    |
| Low-level input voltage, V <sub>IL</sub>                                         | 0    |     | 8.0 | V    |
| Magnitude of differential input voltage, V <sub>ID</sub>                         | 0.05 |     | VCC | V    |
| Voltage at any bus terminal, $V_A$ , $V_Y$ , $V_{Z, or} V_B$                     | -1.4 |     | 3.8 | V    |
| Common-mode input voltage V <sub>CM</sub> , (V <sub>A</sub> + V <sub>B</sub> )/2 | -1   |     | 3.4 | V    |
| Receiver load capacitance, C <sub>L</sub>                                        | 5    |     | 15  | pF   |
| Operating free-air temperature, T <sub>A</sub>                                   | -40  |     | 85  | °C   |



# device electrical characteristics over recommended operating conditions (unless otherwise noted)

|     |                | PARAMETER                            | TEST CONDITIONS                                                                                                               | MIN† | TYP <sup>‡</sup> | MAX | UNIT |
|-----|----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|------------------|-----|------|
|     |                | Receiver disabled and driver enabled | RE and DE at $V_{CC}$ , $R_L = 50 \Omega$ , All others open                                                                   |      | 13               | 22  |      |
|     |                | Driver and receiver disabled         | RE at V <sub>CC</sub> , DE at 0 V,<br>R <sub>L</sub> = No load, All others open                                               |      | 1                | 7   |      |
| ICC | Supply current | Receiver enabled and driver enabled  | $\overline{\text{RE}}$ at 0 V, DE at V <sub>CC</sub> ,<br>R <sub>L</sub> = 50 $\Omega$ , All others open,<br>No receiver load |      | 16               | 26  | mA   |
|     |                | Receiver enabled and driver disabled | RE at 0 V, DE at 0 V,<br>All others open, No receiver load                                                                    |      | 4                | 11  |      |

<sup>†</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet.

## driver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                                             | PARAMETER                                                              | TEST CONDITIONS                                                                                                                                       | MIN†                | TYP‡ MAX           | UNIT |
|---------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|------|
| V <sub>AB</sub>   or<br> V <sub>YZ</sub>    | Differential output voltage magnitude                                  | See Figure 2                                                                                                                                          | 480                 | 650                | mV   |
| $\Delta  V_{AB} $ or $\Delta  V_{YZ} $      | Change in differential output voltage magnitude between logic states   | See Figure 2                                                                                                                                          | -50                 | 50                 | mV   |
| Vos(ss)                                     | Steady-state common-mode output voltage                                |                                                                                                                                                       | 0.8                 | 1.2                | V    |
| ΔVOS(SS)                                    | Change in steady-state common-mode output voltage between logic states | See Figure 3                                                                                                                                          | -50                 | 50                 | mV   |
| VOS(PP)                                     | Peak-to-peak common-mode output voltage                                |                                                                                                                                                       |                     | 150                | mV   |
| V <sub>A(OC)</sub> or<br>V <sub>Y(OC)</sub> | Maximum steady-state open-circuit output voltage                       | 05                                                                                                                                                    | 0                   | 2.4                | V    |
| V <sub>B(OC)</sub> or V <sub>Z(OC)</sub>    | Maximum steady-state open-circuit output voltage                       | See Figure 7                                                                                                                                          | 0                   | 2.4                | V    |
| V <sub>P(H)</sub>                           | Voltage overshoot, low-to-high level output                            | Can Figure 5                                                                                                                                          |                     | 1.2V <sub>SS</sub> | V    |
| V <sub>P(L)</sub>                           | Voltage overshoot, high-to-low level output                            | See Figure 5                                                                                                                                          | -0.2V <sub>SS</sub> |                    | V    |
| lιΗ                                         | High-level input current                                               | $V_{IH} = 2 V$                                                                                                                                        | 0                   | 10                 | μΑ   |
| IIL                                         | Low-level input current                                                | V <sub>IL</sub> = 0.8 V                                                                                                                               | 0                   | 10                 | μΑ   |
| los                                         | Differential short-circuit output current                              | See Figure 4                                                                                                                                          |                     | 24                 | mA   |
| loz                                         | High-impedance state output current (driver only)                      | $-1.4 \text{ V} \le (\text{V}_{Y} \text{ or V}_{Z}) \le 3.8 \text{ V},$<br>Other output at 1.2 V                                                      | -15                 | 10                 | μΑ   |
| lO(OFF)                                     | Power-off output current (driver only)                                 | $-1.4 \text{ V} \le (\text{V}_{\text{Y}} \text{ or V}_{\text{Z}}) \le 3.8 \text{ V},$ $\text{V}_{\text{CC}} \le 1.5 \text{ V},$ Other output at 1.2 V | -10                 | 10                 | μΑ   |

<sup>&</sup>lt;sup>†</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet.

<sup>‡</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

<sup>&</sup>lt;sup>‡</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

# receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                   | PARAMETER                                                                                |               | TEST CONDITIONS               | MIN | TYP† | MAX | UNIT |  |
|-------------------|------------------------------------------------------------------------------------------|---------------|-------------------------------|-----|------|-----|------|--|
| V                 | Design and an effect of the section to the section of                                    | Type 1        |                               |     |      | 50  | >/   |  |
| V <sub>IT+</sub>  | Positive-going differential input voltage threshold                                      | Type 2        |                               |     |      | 150 | mV   |  |
| V                 | V <sub>IT</sub> Negative-going differential input voltage threshold Type 1 See Figure 8, | See Figure 8, | -50                           |     |      |     |      |  |
| V <sub>IT</sub> – | Negative-going differential input voltage threshold                                      | Type 2        | Table 1 and Table 2           | 50  |      |     | mV   |  |
| \/                | Differential input values bustones V. V.                                                 | Type 1        |                               | 25  |      |     | \/   |  |
| VID(HYS)          | Differential input voltage hysteresis, V <sub>IT+</sub> – V <sub>IT</sub> –              | Type 2        |                               |     | 0    |     | mV   |  |
| Vон               | High-level output voltage                                                                |               | $I_{OH} = -8 \text{ mA}$      | 2.4 |      |     | V    |  |
| $V_{OL}$          | Low-level output voltage                                                                 |               | $I_{OL} = 8 \text{ mA}$       |     |      | 0.4 | V    |  |
| lіН               | High-level input current                                                                 |               | V <sub>IH</sub> = 2 V         | -10 |      | 0   | μΑ   |  |
| IIL               | Low-level input current                                                                  |               | V <sub>IL</sub> = 0.8 V       | -10 |      | 0   | μΑ   |  |
| loz               | High-impedance output current                                                            |               | V <sub>O</sub> = 0 V or 3.6 V | -10 |      | 15  | μΑ   |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

# bus input and output electrical characteritics over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                                                          | TEST CONDITIONS                                                                        | MIN | TYP† | MAX | UNIT |
|-----------------------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|-----|------|
|                       |                                                                                                    | $V_A = 3.8 \text{ V}, \qquad V_B = 1.2 \text{ V}$                                      | 0   |      | 32  |      |
| IA                    | Receiver input or transceiver input/output current                                                 | $V_A = 0 \text{ V or } 2.4 \text{ V},  V_B = 1.2 \text{ V}$                            | -20 |      | 20  | μΑ   |
|                       |                                                                                                    | $V_A = -1.4 \text{ V}, \qquad V_B = 1.2 \text{ V}$                                     | -32 |      | 0   |      |
|                       |                                                                                                    | $V_B = 3.8 \text{ V}, \qquad V_A = 1.2 \text{ V}$                                      | 0   |      | 32  |      |
| ΙΒ                    | Receiver input or transceiver input/output current                                                 | $V_B = 0 \text{ V or } 2.4 \text{ V},  V_A = 1.2 \text{ V}$                            | -20 |      | 20  | μΑ   |
|                       | Canoni                                                                                             | $V_B = -1.4 \text{ V}, \qquad V_A = 1.2 \text{ V}$                                     | -32 |      | 0   |      |
| I <sub>AB</sub>       | Receiver input or transceiver input/output differential current (I <sub>A</sub> – I <sub>B</sub> ) | $V_A = V_B$ , $-1.4 \le V_A \le 3.8 \text{ V}$                                         | -4  |      | 4   | μΑ   |
|                       | Receiver input or transceiver input/output power-off current                                       | $V_A = 3.8 \text{ V}, \qquad V_B = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$           | 0   |      | 32  | μА   |
| IA(OFF)               |                                                                                                    | $V_A = 0 \text{ V or } 2.4 \text{ V},  V_B = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$ | -20 |      | 20  |      |
| 1 A (OFF)             |                                                                                                    | $V_A = -1.4 \text{ V}, \qquad V_B = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$          | -32 |      | 0   |      |
|                       |                                                                                                    | $V_B = 3.8 \text{ V}, \qquad V_A = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$           | 0   |      | 32  |      |
| I <sub>B</sub> (OFF)  | Receiver input or transceiver input/output power-off current                                       | $V_B = 0 \text{ V or } 2.4 \text{ V},  V_A = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$ | -20 |      | 20  | μΑ   |
|                       | power on ourrent                                                                                   | $V_B = -1.4 \text{ V}, \qquad V_A = 1.2 \text{ V},  V_{CC} \le 1.5 \text{ V}$          | -32 |      | 0   |      |
| I <sub>AB</sub> (OFF) | Receiver input or transceiver input/output power-off differential current $(I_A - I_B)$            | $V_A = V_B$ , $-1.4 \le V_A \le 3.8 \text{ V}$ , $V_{CC} \le 1.5 \text{ V}$            | -4  |      | 4   | μΑ   |
| C <sub>A</sub>        | Receiver input, driver high-impedance output, or transceiver input/output                          | $V_A = 0.4 \sin(2E8\pi t) + 0.5$ , $V_B = 1.2 V$                                       |     | 3    |     | pF   |
| CB                    | capacitance                                                                                        | $V_B = 0.4 \sin(2E8\pi t) + 0.5$ , $V_A = 1.2 V$                                       |     | 3    |     | pF   |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply voltage.



# SN65MLVD200, SN65MLVD202 SN65MLVD204, SN65MLVD205 MULTIPOINT-LVDS LINE DRIVERS AND RECEIVERS

SLLS463E - SEPTEMBER 2001 - REVISED JUNE 2003

# driver switching characteristics over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                     | TEST CONDITIONS                                       | MIN | TYP† | MAX | UNIT |
|-----------------------|---------------------------------------------------------------|-------------------------------------------------------|-----|------|-----|------|
| <sup>t</sup> PLH      | Propagation delay time, low-to-high-level output              |                                                       | 1.6 | 2.3  | 4.1 | ns   |
| t <sub>PHL</sub>      | Propagation delay time, high-to-low-level output              |                                                       | 1.6 | 2.3  | 4.1 | ns   |
| t <sub>r</sub>        | Differential output signal rise time                          | ]                                                     | 1.5 | 2    | 3   | ns   |
| t <sub>f</sub>        | Differential output signal fall time                          | See Figure 5                                          | 1.5 | 2    | 3   | ns   |
| t <sub>sk(p)</sub>    | Pulse skew ( tpHL tpLH )                                      | 1                                                     |     | 30   |     | ps   |
| t <sub>sk(pp)</sub>   | Part-to-part skew (see Note 4)                                | 1                                                     |     |      | 900 | ps   |
| <sup>t</sup> PZH      | Propagation delay time, high-impedance-to-high-level output   |                                                       | 1.5 | 3.7  | 6.5 | ns   |
| tPZL                  | Propagation delay time, high-impedance-to-low-level output    | ]                                                     | 1.5 | 3.7  | 6.5 | ns   |
| <sup>t</sup> PHZ      | Propagation delay time, high-level-to-high-impedance output   | See Figure 6                                          | 1.3 | 3.5  | 6.8 | ns   |
| tPLZ                  | Propagation delay time, low-level-to-high-impedance output    |                                                       | 1.8 | 3.5  | 6.1 | ns   |
| <sup>t</sup> jit(per) | Period jitter, rms (1 standard deviation) (see Notes 5 and 6) | 50-MHz clock input<br>(see Figure 8)                  |     | 23   |     | ps   |
| <sup>t</sup> jit(cc)  | Cycle-to-cycle jitter, peak (see Notes 5 and 6)               | 50-MHz clock input<br>(see Figure 8)                  |     | 180  |     | ps   |
| <sup>t</sup> jit(pp)  | Peak-to-peak jitter, (see Notes 5, 7, and 8)                  | 100 Mbps 2 <sup>15</sup> –1 PRBS input (see Figure 8) |     | 210  |     | ps   |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

NOTES: 4. t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

- 6. Input voltage = 0 V to VCC,  $t_f$  =  $t_f \le 1$  ns (20% to 80%), measured over 30k samples.
- 7. Input voltage = 0 V to  $V_{CC}$ ,  $t_f = t_f \le 1$  ns (20% to 80%), measured over 100k samples.
- 8. Peak-to-peak jitter includes jitter due to pulse skew  $(t_{sk(D)})$ .



<sup>5.</sup> Jitter parameters are based on design and characterization. Stimulus system jitter of 11 ps t<sub>jit(per)</sub>, 43 ps t<sub>jit(cc)</sub>, or 54 ps t<sub>jit(pp)</sub> have been subtracted from the values.

# SN65MLVD200, SN65MLVD202 SN65MLVD204, SN65MLVD205 MULTIPOINT-LVDS LINE DRIVERS AND RECEIVERS

SLLS463E - SEPTEMBER 2001 - REVISED JUNE 2003

# receiver switching characteristics over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                   | TEST CONDITIONS                       | 3      | MIN | TYP <sup>†</sup> | MAX | UNIT |  |
|-----------------------|-------------------------------------------------------------|---------------------------------------|--------|-----|------------------|-----|------|--|
| tPLH                  | Propagation delay time, low-to-high-level output            |                                       |        | 3   | 5                | 6.7 | ns   |  |
| tPHL                  | Propagation delay time, high-to-low-level output            |                                       | 3      | 4.6 | 6.7              | ns  |      |  |
| t <sub>sk(p)</sub>    | Pulse skew ( tpHL tpLH )                                    | 0 5 = 5 0 = 5 = = 40                  |        |     | 400              |     | ps   |  |
| tsk(pp)               | Part-to-part skew (see Note 9)                              | C <sub>L</sub> = 5 pF, See Figure 10  |        |     |                  | 1.5 | ns   |  |
| t <sub>r</sub>        | Output signal rise time                                     |                                       |        | 0.8 | 1.4              | 2   | ns   |  |
| t <sub>f</sub>        | Output signal fall time                                     |                                       | 0.8    | 1.5 | 2                | ns  |      |  |
| <sup>t</sup> PLH      | Propagation delay time, low-to-high-level output            |                                       | 3.4    | 5.8 | 9                | ns  |      |  |
| tPHL                  | Propagation delay time, high-to-low-level output            |                                       | 3.4    | 5.4 | 9                | ns  |      |  |
| tsk(p)                | Pulse skew ( tpHL tpLH )                                    | ]                                     |        | 400 |                  | ps  |      |  |
| tsk(pp)               | Part-to-part skew (see Note 9)                              | C <sub>L</sub> = 15 pF, See Figure 10 |        |     | 2.5              | ns  |      |  |
| t <sub>r</sub>        | Output signal rise time                                     |                                       | 1      | 2   | 2.6              | ns  |      |  |
| tf                    | Output signal fall time                                     | 1                                     | 1      | 1.4 | 2.6              | ns  |      |  |
| <sup>t</sup> PHZ      | Propagation delay time, high-level-to-high-impedance output |                                       |        | 4.5 | 6                | 15  | ns   |  |
| <sup>t</sup> PLZ      | Propagation delay time, low-level-to-high-impedance output  |                                       |        |     |                  |     | ns   |  |
| <sup>t</sup> PZH      | Propagation delay time, high-impedance-to-high-level output | See Figure 11                         |        | 3.5 | 9.8              | 15  | ns   |  |
| tPZL                  | Propagation delay time, high-impedance-to-low-level output  |                                       |        | 4   | 8.7              | 15  | ns   |  |
|                       | Period jitter, rms (1 standard deviation)                   | 50-MHz clock input                    | Type 1 |     | 10               |     |      |  |
| <sup>t</sup> jit(per) | (see Notes 10 and 11)                                       | (see Figure 12)                       | Type 2 |     | 10               |     | ps   |  |
|                       | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                     | 50-MHz clock input                    | Type 1 |     | 93               |     |      |  |
| <sup>t</sup> jit(cc)  | Cycle-to-cycle jitter, peak (see Notes 10 and 11)           | (see Figure 12)                       | Type 2 |     | 86               |     | ps   |  |
|                       | B 1                                                         | 100 Mbps 2 <sup>15</sup> –1 PRBS      | Type 1 |     | 850              |     |      |  |
| <sup>t</sup> jit(pp)  | Peak-to-peak jitter, (see Notes 10, 12, and 13)             | input (see Figure 12)                 | Type 2 |     | 790              |     | ps   |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply voltage.

NOTES: 9.  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices when both devices operate with the same supply voltages, at the same temperature, and have identical packages and test circuits.

- 10. Jitter parameters are based on design and characterization. Stimulus system jitter of 11 ps t<sub>jit(per)</sub>, 43 ps t<sub>jit(cc)</sub>, or 54 ps t<sub>jit(pp)</sub> have been subtracted from the values.
- 11. Differential input voltage = 250 mV<sub>p-p</sub> (Type 1) or 500 mV<sub>p-p</sub> (Type 2),  $V_{CM} = 1 \text{ V}$ ,  $t_r = t_f \le 1 \text{ ns}$  (20% to 80%), measured over 30k samples.
- 12. Differential input voltage = 250 mV<sub>p-p</sub> (Type 1) or 500 mV<sub>p-p</sub> (Type 2),  $V_{CM} = 1 \text{ V}$ ,  $t_r = t_f \le 1 \text{ ns}$  (20% to 80%), measured over 100k samples
- 13. Peak-to-peak jitter includes jitter due to pulse skew  $(t_{sk(p)})$ .



### PARAMETER MEASUREMENT INFORMATION



Figure 1. Driver Voltage and Current Definitions



NOTE: All resistors are 1% tolerance.

Figure 2. Differential Output Voltage Test Circuit



NOTE: All input pulses are supplied by a generator having the following characteristics: t<sub>r</sub> or t<sub>f</sub> ≤1 ns, pulse repetition rate (PRR) = 0.25 Mpps, pulse width = 500 ±10 ns. C<sub>L</sub> includes instrumentation and fixture capacitance within 0,06 m of the D.U.T. The measurement of V<sub>OS(PP)</sub> is made on test equipment with a –3-dB bandwidth of at least 1 GHz.

Figure 3. Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 4. Driver Short-Circuit Test Circuit

### PARAMETER MEASUREMENT INFORMATION



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{\Gamma} \le 1$  ns, pulse repetition rate (PRR) = 1 Mpps, pulse width = 0.5  $\pm 0.05 \,\mu s$ .  $C_{L}$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{\Gamma} \le 1$  ns, pulse repetition rate (PRR) = 0.25 Mpps, pulse width = 500  $\pm 10$  ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 6. Driver Enable and DIsable Time Circuit and Definitions



### PARAMETER MEASUREMENT INFORMATION



Figure 7. Maximum Steady-State Output Voltage Test Circuit



- NOTES: A. All input pulses are supplied by an Agilent 8304A Stimulus System.
  - B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
  - C. Period jitter is measured using a 100 MHz 50  $\pm$ 1% duty cycle clock input.
  - D. Peak-to-peak jitter is measured using a 200Mbps 2<sup>15</sup>–1 PRBS input.

Figure 8. Driver Jitter Measurement Waveforms



Figure 9. Receiver Voltage and Current Definitions

### PARAMETER MEASUREMENT INFORMATION

Table 1. Type-1 Receiver Input Threshold Test Voltages

| APPLIED VOLTAGES |                                               | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER OUTPUT |
|------------------|-----------------------------------------------|--------------------------------------|-----------------------------------------|-----------------|
| ٧A               | V <sub>A</sub> V <sub>B</sub> V <sub>ID</sub> |                                      | V <sub>CM</sub>                         | v <sub>O</sub>  |
| 3.425 V          | 3.375 V                                       | 50 mV                                | 3.4 V                                   | Н               |
| 3.375 V          | 3.425 V                                       | −50 mV                               | 3.4 V                                   | L               |
| -0.975 V         | -1.025 V                                      | 50 mV                                | −1.0 V                                  | Н               |
| -1.025 V         | –0.975 V                                      | −50 mV                               | -1.0 V                                  | L               |
| 3.800 V          | 3.000 V                                       | 800 mV                               | 3.4 V                                   | Н               |
| 3.000 V          | 3.800 V                                       | −800 mV                              | 3.4 V                                   | L               |
| -0.600 V         | -1.400 V                                      | 800 mV                               | -1.0 V                                  | Н               |
| -1.400 V         | -0.600 V                                      | −800 mV                              | -1.0 V                                  | L               |

NOTE: H= high level,  $\overline{L}$  = low level. Output state assumes receiver is enabled ( $\overline{RE}$  is Low).

Table 2. Type-2 Receiver Input Threshold Test Voltages

| APPLIED VOLTAGES |                | RESULTING DIFFERENTIAL INPUT VOLTAGE | RESULTING COMMON-<br>MODE INPUT VOLTAGE | RECEIVER OUTPUT |
|------------------|----------------|--------------------------------------|-----------------------------------------|-----------------|
| ٧ <sub>A</sub>   | ٧ <sub>B</sub> | $v_ID$                               | V <sub>CM</sub>                         | v <sub>O</sub>  |
| 3.475 V          | 3.325 V        | 150 mV                               | 3.4 V                                   | Н               |
| 3.425 V          | 3.375 V        | 50 mV                                | 3.4 V                                   | L               |
| -0.925 V         | −1.075 V       | 150 mV                               | -1.0 V                                  | Н               |
| -0.975 V         | -1.025 V       | 50 mV                                | -1.0 V                                  | L               |
| 3.800 V          | 3.000 V        | 800 mV                               | 3.4 V                                   | Н               |
| 3.000 V          | 3.800 V        | −800 mV                              | 3.4 V                                   | L               |
| -0.600 V         | -1.400 V       | 800 mV                               | −1.0 V                                  | Н               |
| –1.400 V         | -0.600 V       | −800 mV                              | -1.0 V                                  | L               |

NOTE: H= high level, L = low level. Output state assumes receiver is enabled ( $\overline{RE}$  is Low).



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 1 Mpps, pulse width =  $0.5 \pm 0.05 \,\mu s$ .

- B. Resistors are 1% tolerance, metal film, and surface mount.
- C. C<sub>L</sub> is 20% tolerance, low-loss ceramic, and surface mount.
- D. R1 and C<sub>L</sub> are located within 2 cm of the D.U.T.
- E. R2 is located within 15 cm of the D.U.T.

Figure 10. Receiver Timing Test Circuit and Waveforms

### PARAMETER MEASUREMENT INFORMATION



NOTE: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{f} \le 1$  ns, pulse repetition rate (PRR) = 0.25 Mpps, pulse width = 500  $\pm 10$  ns.  $C_{L}$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 11. Receiver Enable/Disable Time Test Circuit and Waveforms



### PARAMETER MEASUREMENT INFORMATION



NOTES: A. All input pulses are supplied by an Agilent 8304A Stimulus System.

- B. The measurement is made on a TEK TDS6604 running TDSJIT3 application software
- C. Period jitter is measured using a 100 MHz 50  $\pm$ 1% duty cycle clock input.
- D. Peak-to-peak jitter is measured using a 200Mbps 2<sup>15</sup>–1 PRBS input.

Figure 12. Receiver Jitter Measurement Waveforms

# DRIVER LOW-TO-HIGH PROPAGATION DELAY vs



### DRIVER HIGH-TO-LOW PROPAGATION DELAY



## Figure 14

# RECEIVER LOW-TO-HIGH PROPAGATION DELAY



# RECEIVER HIGH-TO-LOW PROPAGATION DELAY vs





tpHL - Receiver High-to-Low Propagation Delay - ns

# DRIVER LOW-LEVEL OUTPUT CURRENT vs



# DRIVER HIGH-LEVEL OUTPUT CURRENT vs



# RECEIVER LOW-LEVEL OUTPUT CURRENT vs



# RECEIVER HIGH-LEVEL OUTPUT CURRENT vs











### ADDED TYPE 1 RECEIVER PERIOD JITTER (1 SIGMA)

## **CLOCK FREQUENCY** 25 t jit(per) - Receiver Period Jitter (1 Sigma) - ps $V_{CC} = 3.3 V,$ $T_A = 25^{\circ}C$ Input = Clock, 20 $V_{ID} = 250 \text{ mV}$ $V_{IC} = -0.5 V$ **VIC = 3 V** 15 10 V<sub>IC</sub> = 1 V 5 10 30 40 50 f - Clock Frequency - MHz Figure 25

### ADDED TYPE 2 RECEIVER PERIOD JITTER (1 SIGMA)



## ADDED DRIVER CYCLE-TO-CYCLE JITTER (PEAK)



### ADDED TYPE 1 RECEIVER CYCLE-TO-CYCLE JITTER (PEAK)



## ADDED TYPE 2 RECEIVER CYCLE-TO-CYCLE JITTER (PEAK) vs **CLOCK FREQUENCY** 250 tjit(cc) – Receiver Cycle-to-Cycle Jitter (Peak) – ps $V_{CC} = 3.3 V$ T<sub>A</sub> = 25°C, 200 Input = Clock, V<sub>ID</sub> = 500 mV 150 $V_{IC} = -0.5 V$ V<sub>IC</sub> = 1 V 100 $V_{IC} = 3 V$ 50 10 30 50 f - Clock Frequency - MHz



## ADDED TYPE 1 RECEIVER PEAK-TO-PEAK JITTER

Figure 29



# ADDED TYPE 2 RECEIVER PEAK-TO-PEAK JITTER vs



Figure 32



### **APPLICATION INFORMATION**

### Type-1 and Type-2 receivers

The M-LVDS standard defines Type-1 and Type-2 receivers. Type-1 receivers include no provisions for failsafe and have their differential input voltage thresholds near zero volts. Type-2 receivers have their differential input voltage thresholds offset from zero volts to detect the absence of a voltage difference. Type-1 receivers maximize the differential noise margin and are intended for maximum signaling rates. Type-2 receivers are intended for control signals and slower signaling rates. The impact on receiver output by the offset input can be seen in Table 3 and Figure 33.

**Table 3. M-LVDS Receiver Input Voltage Threshold Requirements** 

| Receiver Type Output Low |                                                        | Output High                                          |
|--------------------------|--------------------------------------------------------|------------------------------------------------------|
| 1                        | $-2.4 \text{ V} \le \text{V}_{1D} \le -0.05 \text{ V}$ | $0.05 \text{ V} \le \text{V}_{1D} \le 2.4 \text{ V}$ |
| 2                        | $-2.4 \text{ V} \le \text{V}_{1D} \le 0.05 \text{ V}$  | $0.15 \text{ V} \le \text{V}_{1D} \le 2.4 \text{ V}$ |



Figure 33. Receiver Differential Input Voltage Showing Transition Region

### **APPLICATION INFORMATION**

### comparison of M-LVDS with RS-485

RS-485 applications are similar to M-LVDS. The two standards define balanced multipoint systems with some basic architecture changes due to the different applications. Table 4 gives a high-level comparison of the two different technologies.

Table 4. Comparison Between M-LVDS and RS-485 Standards

|        | Number of Loads | Differential Voltage<br>Range | Common-Mode<br>Voltage Range | Maximum Signaling Rate (Mbps) | Receiver Minimum<br>Threshold |
|--------|-----------------|-------------------------------|------------------------------|-------------------------------|-------------------------------|
| RS-485 | 32              | 1.5 V to 5 V                  | –7 V to 12 V                 | 50 Mbps                       | ±200 mV                       |
| M-LVDS | 32              | 480 mV to 650 mV              | –1 V to 3.4 V                | 500 Mbps                      | ±50 mV                        |

It can be seen that with the greater differential output voltage and common-mode voltage range of the RS-485-type device, it can handle longer signaling distances where M-LVDS offers ten times the signaling rate of RS-485.

SN65MLVD200 SN65MLVD200



NOTE A: The line should be terminated at both ends in its characteristic impedance (R<sub>T</sub> = Z<sub>O</sub>). Stub lengths off the main line should be kept as short as possible.

Figure 34. Typical Application Circuit







10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan     | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)           |                    |              |                |         |
| SN65MLVD200D     | NRND   | SOIC         | D       | 8    | 75   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MF200          |         |
| SN65MLVD200DG4   | NRND   | SOIC         | D       | 8    | 75   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MF200          |         |
| SN65MLVD200DR    | NRND   | SOIC         | D       | 8    | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MF200          |         |
| SN65MLVD202D     | NRND   | SOIC         | D       | 14   | 50   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD202        |         |
| SN65MLVD204D     | NRND   | SOIC         | D       | 8    | 75   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MF204          |         |
| SN65MLVD204DR    | NRND   | SOIC         | D       | 8    | 2500 | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MF204          |         |
| SN65MLVD205D     | NRND   | SOIC         | D       | 14   | 50   | RoHS & Green | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | MLVD205        |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Ī | Device        | Package | Package | Pins | SPQ  | Reel          | Reel             | Α0   | В0   | K0   | P1   | W    | Pin1     |
|---|---------------|---------|---------|------|------|---------------|------------------|------|------|------|------|------|----------|
|   |               | Туре    | Drawing |      |      | Diameter (mm) | Width<br>W1 (mm) | (mm) | (mm) | (mm) | (mm) | (mm) | Quadrant |
|   | SN65MLVD200DR | SOIC    | D       | 8    | 2500 | 330.0         | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |
|   | SN65MLVD204DR | SOIC    | D       | 8    | 2500 | 330.0         | 12.4             | 6.4  | 5.2  | 2.1  | 8.0  | 12.0 | Q1       |

www.ti.com 5-Jan-2022



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65MLVD200DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| SN65MLVD204DR | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65MLVD200D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65MLVD200DG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65MLVD202D   | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |
| SN65MLVD204D   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| SN65MLVD205D   | D            | SOIC         | 14   | 50  | 507    | 8      | 3940   | 4.32   |

# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated