## 2.5 V/3.3 V Quad Differential **Driver/Receiver**

# NB100LVEP17

### Description

The NB100LVEP17 is a 4-bit differential line receiver. The design incorporates two stages of gain, internal to the device, making it an excellent choice for use in high bandwidth amplifier applications.

The  $V_{BB}$  pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to  $V_{BB}$  as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01 µF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

Inputs of unused gates can be left open and will not affect the operation of the rest of the device.

### Features

- Maximum Input Clock Frequency > 2.5 GHz Typical
- Maximum Input Data Rate > 2.5 Gb/s Typical
- 250 ps Typical Propagation Delay
- Low Profile QFN Package
- PECL Mode Operating Range:  $V_{CC} = 2.375$  V to 3.8 V with  $V_{EE} = 0 V$
- NECL Mode Operating Range:  $V_{CC} = 0 V$ with  $V_{EE} = -2.375$  V to -3.8 V
- Q Output Will Default LOW with Inputs Open or at VEE
- V<sub>BB</sub> Output
- These Devices are Pb-Free, Halogen Free and RoHS Compliant



### **ON Semiconductor®**

www.onsemi.com





TSSOP-20 DT SUFFIX CASE 948E

24 PIN QFN **MN SUFFIX** CASE 485L





= Wafer Lot

| Y | = Year      |
|---|-------------|
| W | = Work Week |

= Pb-Free Package

(Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D.

### **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| NB100LVEP17DTR2G | TSSOP-20<br>(Pb-Free) | 2500 /<br>Tape & Reel |
| NB100LVEP17MNG   | QFN-24<br>(Pb-Free)   | 92 Units / Tube       |
| NB100LVEP17MNR2G | QFN-24<br>(Pb-Free)   | 3000 /<br>Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



### Table 1. PIN DESCRIPTION

| Pir         | ı                  |                 |            | Default |                                                                                                                               |
|-------------|--------------------|-----------------|------------|---------|-------------------------------------------------------------------------------------------------------------------------------|
| TSSOP       | QFN                | Name            | I/O        | State   | Description                                                                                                                   |
| 1,20        | 13,18,21,<br>22,23 | V <sub>CC</sub> | -          | -       | Positive Supply Voltage. All $V_{CC}$ Pins Must be Externally Connected to Power Supply to Guarantee Proper Operation.        |
| 11          | 10                 | V <sub>EE</sub> | -          | -       | Negative Supply Voltage. All V <sub>EE</sub> Pins Must be Externally Connected to Power Supply to Guarantee Proper Operation. |
| 10          | 9                  | V <sub>BB</sub> | -          | _       | ECL Reference Voltage Output.                                                                                                 |
| 2,4,6,8     | 1,3,5,7            | D[0:3]          | ECL Input  | Low     | Noninverted Differential Inputs [0:3]. Internal 75 $k\Omega$ to $V_{\mbox{\scriptsize EE}}.$                                  |
| 3,5,7,9     | 2,4,6,8            | D[0:3]          | ECL Input  | High    | Inverted Differential Inputs [0:3]. Internal 75 k $\Omega$ to $V_{EE}$ and 37 k $\Omega$ to $V_{CC^{.}}$                      |
| 19,17,15,13 | 12,15,17,2<br>0    | Q[0:3]          | ECL Output | -       | Noninverted Differential Outputs [0:3]. Typically Terminated with 50 $\Omega$ to V_TT = V_{CC} – 2 V.                         |
| 18,16,14,12 | 11,14,16,1<br>9    | Q[0:3]          | ECL Output | -       | Inverted Differential Outputs [0:3]. Typically Terminated with 50 $\Omega$ to V_TT = V_{CC} – 2 V.                            |
| N/A         | 24                 | NC              | -          | -       | No Connect. The NC Pin is Electrically Connected to the Die and<br>"MUST BE" Left Open.                                       |
| N/A         | -                  | EP              | -          |         | Exposed Pad. (Note 1)                                                                                                         |

 All V<sub>CC</sub> and V<sub>EE</sub> pins must be externally connected to Power Supply to guarantee proper operation. The thermally conductive expose pad on the package bottom (see case drawing) must be attached to a heat–sinking conduit.



Figure 2. TSSOP-20 Lead Pinout (Top View)

Figure 3. QFN-24 Lead Pinout (Top View)

#### Table 2. ATTRIBUTES

| Characteristics                                                             | Value                       |  |  |  |  |
|-----------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| Internal Input Pulldown Resistor (R1)                                       | 75 kΩ                       |  |  |  |  |
| Internal Input Pullup Resistor (R2)                                         | <b>37</b> kΩ                |  |  |  |  |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 150 V<br>> 2 kV |  |  |  |  |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                 |  |  |  |  |
| TSSOP-20<br>QFN-24                                                          | Level 1<br>Level 1          |  |  |  |  |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V–0 @ 0.125 in        |  |  |  |  |
| Transistor Count 274 Dev                                                    |                             |  |  |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                             |  |  |  |  |

1. For additional information, see Application Note AND8003/D.

#### **Table 3. MAXIMUM RATINGS**

| Symbol               | Parameter                                                                                                       | Condition 1                                    | Condition 2                                                           | Rating         | Unit         |
|----------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|----------------|--------------|
| V <sub>CC</sub>      | Positive Mode Power Supply                                                                                      | V <sub>EE</sub> = 0 V                          |                                                                       | 6              | V            |
| $V_{EE}$             | Negative Mode Power Supply                                                                                      | V <sub>CC</sub> = 0 V                          |                                                                       | -6             | V            |
| VI                   | Positive Mode Input Voltage<br>Negative Mode Input Voltage                                                      | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6        | V<br>V       |
| l <sub>out</sub>     | Output Current                                                                                                  | Continuous<br>Surge                            |                                                                       | 50<br>100      | mA<br>mA     |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                                                                                     |                                                |                                                                       | ±0.5           | mA           |
| TA                   | Operating Temperature Range                                                                                     |                                                |                                                                       | -40 to +85     | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                                                                                       |                                                |                                                                       | -65 to +150    | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)<br>JEDEC 51-3 (1S – Single Layer Test Board)                           | 0 lfpm<br>500 lfpm                             | 20 TSSOP<br>20 TSSOP                                                  | 140<br>50      | °C/W<br>°C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)<br>JEDEC 51-6 (2S2P Multilayer Test Board) with Filled Thermal<br>Vias | 0 lfpm<br>500 lfpm                             | 24 QFN<br>24 QFN                                                      | 37<br>32       | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)                                                                           | Standard Board                                 | 20 TSSOP<br>24 QFN                                                    | 23 to 41<br>11 | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder (Pb-Free)                                                                                           |                                                |                                                                       | 265            | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### Table 4. DC CHARACTERISTICS, PECL V<sub>CC</sub> = 2.5 V; V<sub>EE</sub> = 0 V (Note 2)

|                    |                                                                               |             | -40°C |      |             | 25°C |      |             | 85°C |      |      |
|--------------------|-------------------------------------------------------------------------------|-------------|-------|------|-------------|------|------|-------------|------|------|------|
| Symbol             | Characteristic                                                                | Min         | Тур   | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub>    | Negative Power Supply Current                                                 | 30          | 40    | 50   | 30          | 40   | 50   | 30          | 40   | 55   | mA   |
| V <sub>OH</sub>    | Output HIGH Voltage (Note 3)                                                  |             | 1480  | 1605 | 1355        | 1480 | 1605 | 1355        | 1480 | 1605 | mV   |
| V <sub>OL</sub>    | Output LOW Voltage (Note 3)                                                   |             | 775   | 900  | 505         | 775  | 900  | 505         | 775  | 900  | mV   |
| V <sub>IH</sub>    | Input HIGH Voltage (Single-Ended) (Note 4)                                    | 1335        |       | 1620 | 1335        |      | 1620 | 1275        |      | 1620 | mV   |
| V <sub>IL</sub>    | Input LOW Voltage (Single-Ended) (Note 4)                                     | 505         |       | 875  | 505         |      | 875  | 505         |      | 875  | mV   |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 5) | 1.2         |       | 2.5  | 1.2         |      | 2.5  | 1.2         |      | 2.5  | V    |
| I <sub>IH</sub>    | Input HIGH Current (@ V <sub>IH</sub> )                                       |             |       | 150  |             |      | 150  |             |      | 150  | μA   |
| Ι <sub>ΙL</sub>    | Input LOW Current (@ V <sub>IL</sub> ) D<br>D                                 | 0.5<br>-150 |       |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

2. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary -0.125 V to +1.3 V. 3. All loading with 50  $\Omega$  to  $V_{EE} = V_{CC} - 2.0$  V. 4. Do not use  $V_{BB}$  at  $V_{CC} < 3.0$  V. 5.  $V_{HCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{HCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential invariant varies 1:1 with  $V_{EE}$ ,  $V_{HCMR}$  max varies 1:1 with  $V_{CC}$ . input signal.

|                 |                                                                               |      | -40°C |      |             | 25°C |      |             |      |      |      |
|-----------------|-------------------------------------------------------------------------------|------|-------|------|-------------|------|------|-------------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур   | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |
| I <sub>EE</sub> | Negative Power Supply Current                                                 | 30   | 40    | 50   | 30          | 40   | 50   | 30          | 40   | 55   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 7)                                                  |      | 2280  | 2405 | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 7)                                                   |      | 1575  | 1700 | 1305        | 1575 | 1700 | 1305        | 1575 | 1700 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             |      |       | 2420 | 2135        |      | 2420 | 2135        |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | 1305 |       | 1675 | 1305        |      | 1675 | 1305        |      | 1675 | mV   |
| $V_{BB}$        | ECL Output Reference Voltage (Note 8)                                         | 1775 | 1875  | 1975 | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 9) |      |       | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> )                                       |      |       | 150  |             |      | 150  |             |      | 150  | μA   |
| IIL             | Input LOW Current (@ V <sub>IL</sub> )                                        |      |       |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |

#### Table 5. DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V; V<sub>EE</sub> = 0 V (Note 6)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

6. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary + 0.5 V to –0.3 V. 7. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

8. Single ended input operation is limited V<sub>CC</sub>  $\ge$  3.0 V in PECL mode.

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                 |                                                                                   | <b>−40°C</b>          |       |       |                   | 25°C  |       |                 |       |       |      |
|-----------------|-----------------------------------------------------------------------------------|-----------------------|-------|-------|-------------------|-------|-------|-----------------|-------|-------|------|
| Symbol          | Characteristic                                                                    |                       | Тур   | Max   | Min               | Тур   | Max   | Min             | Тур   | Max   | Unit |
| I <sub>EE</sub> | Negative Power Supply Current                                                     | 30                    | 40    | 50    | 30                | 40    | 50    | 30              | 40    | 55    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 11)                                                     | -1145                 | -1020 | -895  | -1145             | -1020 | -895  | -1145           | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 11)                                                      | -1995                 | -1725 | -1600 | -1995             | -1725 | -1600 | -1995           | -1725 | -1600 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                                 | -1165                 |       | -880  | -1165             |       | -880  | -1165           |       | -880  | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                  | -1995                 |       | -1600 | -1995             |       | -1600 | -1995           |       | -1600 | mV   |
| V <sub>BB</sub> | ECL Output Reference Voltage<br>(Note 12)                                         | -1525                 | -1425 | -1325 | -1525             | -1425 | -1325 | -1525           | -1425 | -1325 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 13) | V <sub>EE</sub> + 1.2 |       | 0.0   | V <sub>EE</sub> · | + 1.2 | 0.0   | V <sub>EE</sub> | + 1.2 | 0.0   | V    |
| I <sub>IH</sub> | Input HIGH Current (@ V <sub>IH</sub> )                                           |                       |       | 150   |                   |       | 150   |                 |       | 150   | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current (@ V <sub>IL</sub> ) D<br>D                                     | 0.5<br>-150           |       |       | 0.5<br>-150       |       |       | 0.5<br>-150     |       |       | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

10. Input and output parameters vary 1:1 with  $V_{\mbox{CC}}.$ 

11. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

12. Single ended input operation is limited V<sub>EE</sub>  $\leq$  -3.0V in NECL mode.

13. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

|                                        |                                                                                         |                                                                                       |                   | –40°C             |                 |                   | 25°C              |                 |                   | 85°C              |                 |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|-------------------|-------------------|-----------------|------|
| Symbol                                 | Characteristic                                                                          |                                                                                       |                   | Тур               | Max             | Min               | Тур               | Max             | Min               | Тур               | Max             | Unit |
| V <sub>OUTPP</sub>                     | Output Voltage Amplitude<br>(See Figures 4, 5)                                          | f <sub>in</sub> < 1 GHz<br>f <sub>in</sub> = 2 GHz<br>f <sub>in</sub> = 2.5 GHz       | 600<br>400<br>300 | 700<br>500<br>400 |                 | 600<br>325<br>250 | 700<br>500<br>400 |                 | 550<br>300<br>200 | 700<br>500<br>400 |                 | mV   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Differential D to Q, $\overline{Q}$                         |                                                                                       | 200               | 250               | 325             | 200               | 250               | 325             | 225               | 300               | 350             | ps   |
| t <sub>Skew</sub>                      | Pulse Skew (Note 15)<br>Within Device Skew (Note 17)<br>Device-to-Device Skew (Note 17) |                                                                                       |                   | 5<br>5<br>25      | 25<br>25<br>100 |                   | 5<br>5<br>25      | 25<br>25<br>100 |                   | 5<br>5<br>25      | 25<br>25<br>100 | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter (Note 18)<br>Peak-to Peak Data Dependent Jitter<br>(Note 19)    | f <sub>in</sub> = 2.5 GHz<br>f <sub>in</sub> = 1.5 Gb/s<br>f <sub>in</sub> = 2.5 Gb/s |                   | 0.5<br>5<br>5     | 1<br>15<br>15   |                   | 0.5<br>5<br>5     | 1<br>15<br>15   |                   | 0.5<br>5<br>5     | 1<br>15<br>15   | ps   |
| V <sub>INPP</sub>                      | Input Voltage Swing (Differential Configuration)<br>(Note 20)                           |                                                                                       | 150               | 800               | 1200            | 150               | 800               | 1200            | 150               | 800               | 1200            | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times @ 50 MHz<br>(20% – 80%)                                          | Q,                                                                                    | 125               | 175               | 225             | 140               | 190               | 240             | 150               | 200               | 250             | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

14. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 Ω to V<sub>CC</sub> – 2.0 V. Input edge rates 150 ps (20% – 80%). 15. Pulse Skew =  $|t_{PLH} - t_{PHL}|$ 16. Worst case difference between Q0 and Q1 outputs.

17. Skew is measured between outputs under identical transitions.

Additive RMS jitter with 50% Duty Cycle Clock Signal at 2.5 GHz.
Peak-to-Peak jitter with input NRZ data at PRBS 2<sup>31</sup>-1 at 2.5 Gb/s with all inputs active.

20. Input voltage swing is a single-ended measurement operating in differential mode, with minimum propagation change of 50 ps.



Figure 4. Output Voltage Amplitude ( $V_{OUTPP}$ ) / RMS Jitter vs. Input Frequency ( $f_{in}$ ) at  $V_{CC}$  = 2.5 V, Ambient Temperature







Figure 6. AC Reference Measurement



Figure 7. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |
|           |   |                                             |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 98AON11783D      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | QFN24, 4X4, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |
| ON Semiconductor and 💷 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                  |                                                                                                                                                                                     |             |  |

rights of others.





| DOCUMENT NUMBER: | 98ASH70169A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | TSSOP-20 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |  |
|                  |             |                                                                                                                                                                                     |             |  |  |

ON Semiconductor and use trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the right or others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative