TJA1463CAN FD signal improvement transceiver with Sleep modeRev. 2 - 15 October 2021Product data sheet

# **1** General description

The TJA1463 is a member of the TJA146x family of transceivers that provide an interface between a Controller Area Network (CAN) or CAN FD (Flexible Data rate) protocol controller and the physical two-wire CAN bus. TJA146x transceivers implement the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5, and are fully interoperable with high-speed Classical CAN and CAN FD transceivers.

The TJA1463 includes CAN Signal Improvement Capability (SIC), as defined in CiA 601-4:2019. CAN signal improvement significantly reduces signal ringing in a network, allowing reliable CAN FD communication to function in larger topologies. In addition, the TJA1463 features a much tighter bit timing symmetry performance to enable CAN FD communication up to 8 Mbit/s.

The TJA1463 is intended as a simple replacement for high-speed Classical CAN and CAN FD transceivers, such as the TJA1043 from NXP. It offers pin compatibility and is designed to avoid changes to hardware and software design, allowing the TJA1463 to be easily retrofitted to existing applications.

An AEC-Q100 Grade 0 variant, the TJR1463, is available for high temperature applications, supporting operation at 150 °C ambient temperature.

## 2 Features and benefits

#### 2.1 General

- ISO 11898-2:2016, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant
- Implements CAN Signal Improvement Capability as defined in CiA 601-4:2019 to significantly reduce signal ringing effects in a network
- Much tighter bit timing symmetry performance allowing more time to reduce signal ringing
- Low Electromagnetic Emission (EME) and high Electromagnetic Immunity (EMI)
- Qualified according to AEC-Q100 Grade 1
- VIO input for interfacing with 3.3 V to 5 V microcontrollers
- Listen-only mode for node diagnosis and failure containment
- Available in SO14 and leadless HVSON14 (3.0 mm x 4.5 mm) packages; HVSON14 with improved Automated Optical Inspection (AOI) capability.
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)



#### 2.2 Predictable and fail-safe behavior

- Undervoltage detection with defined handling on all supply pins
- Full functionality guaranteed from the undervoltage detection thresholds up to the maximum limiting voltage values
- Defined behavior below the undervoltage detection thresholds
- Transceiver disengages from the bus (high-ohmic) when the battery voltage drops below the Off mode threshold
- Internal biasing of TXD and mode selection input pins, to enable defined fail-safe behavior

#### 2.3 Low-power management

- Very low-current Standby and Sleep modes, with host, local and bus wake-up capability
- Entire node with TJA1463 can be powered down while still supporting local, bus and host wake-up
- CAN wake-up receiver powered by  $V_{\text{BAT}}$  allowing  $V_{\text{IO}}$  and  $V_{\text{CC}}$  to be shut down
- CAN wake-up pattern filter time of 0.5  $\mu s$  to 1.8  $\mu s,$  meeting Classical CAN and CAN FD requirements

### 2.4 Diagnosis & Protection

- Overtemperature diagnosis
- Transmit Data (TXD) dominant time-out and TXD-to-RXD short-circuit handler with diagnosis
- Bus dominant failure diagnosis
- Cold start diagnosis (first battery connection)
- High ESD handling capability on the bus pins (6 kV IEC and 8kV HBM)
- Bus pins and VBAT protected against transients in automotive environments
- · Thermally protected

# 3 Quick reference data

| Symbol                  | Parameter                                     | Conditions                                                   | Min  | Тур | Max  | Unit |
|-------------------------|-----------------------------------------------|--------------------------------------------------------------|------|-----|------|------|
| V <sub>BAT</sub>        | battery supply voltage                        |                                                              | 4.5  | -   | 28   | V    |
| I <sub>BAT</sub>        | battery supply current                        | Normal or Listen-only mode                                   | -    | 80  | 300  | μA   |
|                         |                                               | Standby or Sleep mode                                        | -    | 13  | 26   | μA   |
| V <sub>uvd(VBAT)</sub>  | undervoltage detection voltage on pin VBAT    |                                                              | 4    | -   | 4.5  | V    |
| V <sub>CC</sub>         | supply voltage                                |                                                              | 4.5  | -   | 5.5  | V    |
| I <sub>CC</sub>         | supply current                                | Normal mode, dominant                                        | -    | 42  | 70   | mA   |
|                         |                                               | Normal mode, recessive                                       | -    | 7   | 10   | mA   |
|                         |                                               | Listen-only mode                                             | -    | 5   | 8    | mA   |
|                         |                                               | Standby or Sleep mode                                        | -    | -   | 2    | μA   |
| V <sub>uvd(VCC)</sub>   | undervoltage detection voltage on pin VCC     | V <sub>BAT</sub> > 4.5 V                                     | 4    | -   | 4.5  | V    |
| V <sub>uvhys(VCC)</sub> | undervoltage hysteresis voltage on pin VCC    |                                                              | 50   | -   | -    | mV   |
| V <sub>IO</sub>         | supply voltage on pin VIO                     |                                                              | 2.95 | -   | 5.5  | V    |
| I <sub>IO</sub>         | supply current on pin VIO                     | Normal mode, dominant; V <sub>TXD</sub> = 0 V                | -    | 90  | 250  | μA   |
|                         |                                               | Normal or Listen-only mode, recessive;<br>$V_{TXD} = V_{IO}$ | -    | -   | 3    | μA   |
|                         |                                               | Standby or Sleep mode                                        | -    | -   | 2    | μA   |
| V <sub>uvd(VIO)</sub>   | undervoltage detection voltage on pin VIO     | V <sub>BAT</sub> > 4.5 V                                     | 2.65 | -   | 2.95 | V    |
| V <sub>uvhys(VIO)</sub> | undervoltage hysteresis<br>voltage on pin VIO |                                                              | 50   | -   | -    | mV   |
| V <sub>ESD</sub>        | electrostatic discharge voltage               | IEC 61000-4-2 on pins CANH and CANL                          | -6   | -   | +6   | kV   |
| V <sub>CANH</sub>       | voltage on pin CANH                           | limiting value according to IEC 60134                        | -36  | -   | +40  | V    |
| V <sub>CANL</sub>       | voltage on pin CANL                           | limiting value according to IEC 60134                        | -36  | -   | +40  | V    |
| T <sub>vi</sub>         | virtual junction temperature                  |                                                              | -40  | -   | +150 | °C   |

# 4 Ordering information

| Type number | Package | Package                                                                                                  |           |  |  |  |  |  |
|-------------|---------|----------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|
|             | Name    | Description                                                                                              | Version   |  |  |  |  |  |
| TJA1463AT   | SO14    | plastic small outline package; 14 leads; body width 3.9 mm                                               | SOT108-1  |  |  |  |  |  |
| TJA1463ATK  | HVSON14 | plastic thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 × 4.5 × 0.85 mm | SOT1086-2 |  |  |  |  |  |

TJA1463

Product data sheet

© NXP B.V. 2021. All rights reserved.

#### Table 3. TJA1463 feature overview

See Section 19 for a feature overview of the complete TJx144x/TJx146x/TJF1441 family.

|                       | Mode   | s       | 1     | 1                  | 1              | Supp    | lies    | 1        | Data                  | rate                  | Addit                             | ional fe                                  | eatures                                         | 5                                        | 1                    | 1                               |
|-----------------------|--------|---------|-------|--------------------|----------------|---------|---------|----------|-----------------------|-----------------------|-----------------------------------|-------------------------------------------|-------------------------------------------------|------------------------------------------|----------------------|---------------------------------|
| Device <sup>[1]</sup> | Normal | Standby | Sleep | Silent/Listen-only | Selectable Off | VCC pin | VIO pin | VBAT pin | Up to 5 Mbit/s CAN FD | Up to 8 Mbit/s CAN FD | Signal improvement <sup>[2]</sup> | Wake-up source recognition <sup>[3]</sup> | Short WUP support [0.5 - 1.8 µs] <sup>[4]</sup> | Single supply pin wake-up <sup>[5]</sup> | TXD dominant timeout | Local diagnostics via ERR_N pin |
| TJA1463A              | •      | •       | •     | •                  |                | •       | •       | •        | •                     | •                     | •                                 | •                                         | •                                               | •                                        | •                    | •                               |

[1] TJA1463 is AEC-Q100 Grade 1.

[2] [3] [4] [5] CAN FD Signal Improvement Capability (SIC) according to CiA 601-4:2019.

RXD is held LOW after wake-up request, enabling wake-up source recognition. WUP = wake-up pattern according ISO11898-2:2016. Only VBAT supply needed for wake-up.

# 5 Block diagram



#### **Pinning information** 6

#### 6.1 Pinning



## 6.2 Pin description

#### Table 4 Pin description

| Symbol             | Pin | Type <sup>[1]</sup> | Description                                                                                     |
|--------------------|-----|---------------------|-------------------------------------------------------------------------------------------------|
| TXD                | 1   | I                   | transmit data input; inputs data (from the CAN controller) to be written to the bus lines       |
| GND <sup>[2]</sup> | 2   | G                   | ground                                                                                          |
| VCC                | 3   | Р                   | 5 V supply voltage input                                                                        |
| RXD                | 4   | 0                   | receive data output; outputs data read from the bus lines (to the CAN controller)               |
| VIO                | 5   | Р                   | supply voltage input for I/O level adapter                                                      |
| EN                 | 6   | I                   | enable control input                                                                            |
| INH                | 7   | AO                  | inhibit output for switching external voltage regulators                                        |
| ERR_N              | 8   | 0                   | local failure detection; wake-up source recognition and power-on indication output (active-LOW) |
| WAKE               | 9   | AI                  | local wake-up input                                                                             |
| VBAT               | 10  | Р                   | battery supply voltage input                                                                    |
| n.c.               | 11  | -                   | not connected                                                                                   |
| CANL               | 12  | AIO                 | LOW-level CAN bus line                                                                          |
| CANH               | 13  | AIO                 | HIGH-level CAN bus line                                                                         |
| STB_N              | 14  | I                   | Standby mode control input (active-LOW)                                                         |

I: digital input; O: digital output; AI: analog input; AO: analog output; AIO: analog input/output; P: power supply; G: ground. HVSON14 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground. [1] [2]

# 7 Functional description

#### 7.1 Operating modes

The TJA1463 contains two independent state machines, a system state machine and a CAN state machine. Two state machines are needed to secure flag handling during undervoltage conditions. These state machines support a number of interdependent operating modes. The system state machine controls the CAN state machine, but both state machines are independently affected by the V<sub>CC</sub> undervoltage status. For both state machines, undervoltage detection is defined as V<sub>x</sub> < V<sub>uvd(x)</sub> for t > t<sub>det(uv)</sub> and undervoltage recovery is defined as V<sub>x</sub> > V<sub>uvd(x)</sub> for t > t<sub>rec(uv)</sub>.

#### 7.1.1 System operating modes

The system state machine in the TJA1463 supports five system operating modes. Control pins STB\_N and EN are used to select the operating mode. Figure 3 describes how to switch between operating modes. Mode changes are completed after transition time  $\underline{t_{t(moch)}}$ . Fail-safe diagnostic information, as described in Section 7.2, is available on pin ERR\_N with a delay of  $\underline{t_{d(moch-ERR N)}}$  after a mode change.



#### 7.1.1.1 Off mode

The TJA1463 switches to Off mode from any mode mode when the battery voltage falls below the undervoltage detection threshold,  $V_{uvd(VBAT)}$ . The device starts up in Off mode

| TJA1463            | All information provided in this document is subject to legal disclaimers. | © NXP B.V. 2021. All rights reserved. |
|--------------------|----------------------------------------------------------------------------|---------------------------------------|
| Product data sheet | Rev. 2 — 15 October 2021                                                   |                                       |

when the battery is connected for the first time (cold start). Pins INH and ERR\_N are in a high-ohmic state in Off mode.

#### 7.1.1.2 Standby mode

Standby mode is the first-level power-saving mode of the TJA1463. When V<sub>BAT</sub> rises above the undervoltage detection threshold,  $V_{uvd(VBAT)}$ , the TJA1463 starts to boot up, triggering an initialization procedure. It switches to Standby mode after <u>t</u><sub>startup</sub>, resulting in a HIGH level on pin INH.

When  $V_{IO}$  rises above the undervoltage detection threshold,  $V_{uvd(VIO)}$ , the TJA1463 switches to Normal mode if pins STB\_N and EN are HIGH, and to Listen-only mode if STB\_N is HIGH and EN is LOW. It will remain in Standby mode if STB\_N is LOW.

The TJA1463 will switch to Sleep mode if V<sub>IO</sub> remains below V<sub>uvd(VIO)</sub> for  $\underline{t_{det(uv)long}}$  and/or V<sub>CC</sub> remains below V<sub>uvd(VCC)</sub> for  $\underline{t_{det(uv)long}}$ . A transition from Standby mode to Sleep mode can also be triggered by holding STB\_N LOW and EN HIGH for  $\underline{t_{h(gotosleep)}}$  (also known as a 'go-to-sleep' command). This 'go-to-sleep' command is overruled if the Wake flag is set, in which case the device remains in Standby mode.

#### 7.1.1.3 Normal mode

HIGH levels on pin STB\_N and pin EN selects Normal mode, provided the battery supply voltage,  $V_{BAT}$ , and  $V_{IO}$  are present. Pin INH remains HIGH, so voltage regulators controlled by pin INH will also be active (see Figure 12).

#### 7.1.1.4 Listen-only mode

A HIGH level on pin STB\_N and a LOW level on pin EN selects Listen-only mode, provided  $V_{BAT}$  and  $V_{IO}$  are present. Pin INH remains HIGH, so voltage regulators controlled by pin INH will also be active.

In Listen-only mode the receiver is enabled, but the transmitter is disabled.

#### 7.1.1.5 Sleep mode

Sleep mode is the second-level power-saving mode of the TJA1463. Sleep mode is entered in a number of ways:

- via Standby mode, in response to a 'go-to-sleep' command
- via Standby mode as a result of a V<sub>IO</sub> undervoltage longer than t<sub>det(uv)long</sub>
- via all other modes, except Off mode, as a result of a  $V_{CC}$  undervoltage longer than  $t_{\text{det}(uv)\text{long}}$

In Sleep mode, the transceiver behaves as described for Standby mode, with the exception that pin INH is set high-ohmic. Voltage regulators controlled by this pin are switched off and the current into pin VBAT is reduced to a minimum.

A number of events will cause the TJA1463 to exit Sleep mode, switching to Standby mode:

- setting the Wake flag
- a rising edge on pin STB\_N (if V<sub>IO</sub> > V<sub>uvd(VIO)</sub>)
- $V_{CC} > V_{uvd(VCC)}$ ,  $V_{IO} > V_{uvd(VIO)}$  and the 'go-to-sleep' command has not been activated. After entering Standby mode, the TJA1463 will enter Normal or Listen-Only if STB\_N is HIGH.

#### 7.1.1.6 System operating modes and gap-free operation

Gap-free operation guarantees defined behavior at all voltage levels. Supply voltage-tooperating mode mapping is detailed in <u>Figure 4</u>.



#### 7.1.2 CAN operating modes

The CAN state machine supports six operating modes.



#### 7.1.2.1 CAN Off mode

When the TJA1463 system state machine is in Off mode, the CAN state machine will be in CAN Off mode, with the bus pins and pin RXD in a high-ohmic state.

#### 7.1.2.2 CAN Offline mode

When the TJA1463 system state machine is in Sleep or Standby mode and the Wake flag has not been set, the CAN state machine will be in CAN Offline mode. The bus pins are biased to ground.

TJA1463 Product data sheet

The transceiver is unable to transmit or receive data and the low-power receiver is activated to monitor the bus for a wake-up pattern. Pin RXD is HIGH.

#### 7.1.2.3 CAN Wake mode

When the TJA1463 system state machine is in Sleep or Standby mode and the wake flag has been set, the CAN state machine will be in CAN Wake mode. Pin RXD will be LOW, reflecting the active wake-up request. The bus pins are biased to ground.

#### 7.1.2.4 CAN Pass-through mode

When the TJA1463 system state machine is in Normal or Listen-only mode and V<sub>CC</sub> is below the undervoltage detection threshold,  $V_{uvd(VCC)}$ , the CAN state machine will be in CAN Pass-through mode.

The transceiver cannot transmit data via the bus lines in this mode. The output voltage on the bus pins is biased to ground. Differential data on the bus pins is converted to digital data via the low-power receiver and the results are output on pin RXD.

#### 7.1.2.5 CAN Active mode

When the TJA1463 system state machine is in Normal mode and V<sub>CC</sub> is above the undervoltage detection threshold, V<sub>uvd(VCC)</sub>, the CAN state machine will be in CAN Active mode. The transceiver can transmit and receive data via bus lines CANH and CANL. Pin TXD must be HIGH at least once in CAN Active mode before the first transmission can begin. The differential receiver converts the analog data on the bus lines into digital data on pin RXD. In order to support high bit rates, especially in CAN FD systems, the Signal Improvement function largely eliminates topology-related reflections and impedance mismatches. In recessive state, the output voltage on the bus pins is  $V_{CC}/2$ .

#### 7.1.2.6 CAN Listen-only mode

When the TJA1463 system state machine is in Listen-only mode and V<sub>CC</sub> is above the undervoltage detection threshold, V<sub>uvd(VCC)</sub>, the CAN state machine will be in CAN Listen-only mode. The transmitter is disabled. The differential receiver converts the analog data on the bus lines into digital data on pin RXD. As in CAN Active mode, the bus pins are biased to V<sub>CC</sub>/2.

#### 7.2 Internal flags

The device makes use of four internal flags for fail-safe fallback control and system diagnosis. These flags can be polled by the controller via pin ERR\_N while  $V_{IO}$  is active. Which flag is available on pin ERR\_N at any time depends on the current system operating mode; see Table 5.

| Internal flag  | Flag available on pin ERR_N <sup>[1]</sup>                                             | Flag status: set <sup>[2]</sup>                                                                                                | Flag status: not set <sup>[2]</sup>           | Flag cleared                                                                                                                                                                                                                                    |
|----------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pwon           | in Listen-only mode (coming from Standby or Sleep mode)                                | V <sub>BAT</sub> has risen above<br>V <sub>uvd(VBAT)</sub>                                                                     | $V_{BAT}$ has not risen above $V_{uvd(VBAT)}$ | on entering Normal mode                                                                                                                                                                                                                         |
| Wake           | in Standby and Sleep modes (provided $V_{\text{IO}}$ and $V_{\text{BAT}}$ are present) | remote or local wake-up<br>detected OR Pwon flag has<br>been set                                                               | no remote or local wake-up detected           | on entering Normal mode                                                                                                                                                                                                                         |
| Wake-up source | in Normal mode                                                                         | local wake-up OR Pwon flag<br>has been set                                                                                     | remote wake-up OR no<br>wake-up               | on leaving Normal mode                                                                                                                                                                                                                          |
| Local failure  | in Listen-only mode (coming from<br>Normal mode)                                       | on occurrence of:<br>- TXD dominant failure OR<br>- TXD-RXD short circuit OR<br>- Bus dominant failure OR<br>- Overtemperature | none of the set conditions<br>have been met   | when Pwon flag is set or, provided all<br>local failures have been resolved, when:<br>- device enters Normal mode OR<br>- RXD dominant while TXD recessive OR<br>- bus dominant failure resolved AND no<br>other local failure has set the flag |

#### Table 5. Accessing internal flags via pin ERR\_N

[1] Pin ERR\_N is an active-LOW output; a LOW level indicates a set flag and a HIGH level indicates the flag has not been set.

[2] Status since flag was last cleared.

#### 7.2.1 Pwon flag

Pwon is the V<sub>BAT</sub> power-on flag. This flag is set when the voltage on pin VBAT recovers after previously dropping below V<sub>uvd(VBAT)</sub> (usually because the battery was disconnected). The Pwon flag can be used for cold start diagnosis. The Wake and Wake-up source flags are set to ensure consistent system power-up under all supply conditions. Coming from Sleep or Standby and entering Listen-Only mode, a LOW level on pin ERR\_N signals that the Pwon flag has been set. The flag is cleared when the transceiver enters Normal mode.

#### 7.2.2 Wake flag

The Wake flag is set when the transceiver detects a local or remote wake-up request.

#### 7.2.2.1 Local wake-up (via WAKE pin)

A local wake-up request is registered when the logic level on pin WAKE changes and the new level remains stable for at least  $\underline{t_{wake}}$ . The system state machine can set the Wake flag in Standby or Sleep mode. Setting the Wake flag clears the timers. Once set, the Wake flag status is immediately available on pins ERR\_N and RXD (provided V<sub>IO</sub> and V<sub>BAT</sub> are present). This flag is also set at power-on and cleared when the transceiver enters Normal mode.

#### 7.2.2.2 Remote wake-up (via the CAN bus)

The TJA1463 wakes up from Sleep to Standby mode when a dedicated wake-up pattern (specified in ISO 11898-2: 2016) is detected on the bus.

The wake-up pattern consists of:

- a dominant phase of at least <u>twake(busdom)</u> followed by
- a recessive phase of at least  $\underline{t}_{wake(busrec)}$  followed by
- a dominant phase of at least t<sub>wake(busdom)</sub>

Dominant or recessive bits between the above mentioned phases that are shorter than  $t_{wake(busdom)}$  and  $t_{wake(busrec)}$  respectively are ignored.

The complete dominant-recessive-dominant pattern must be received within  $\underline{t_{to(wake)bus}}$  to be recognized as a valid wake-up pattern (see <u>Figure 6</u>). Otherwise, the internal wake-

TJA1463 Product data sheet

up logic is reset. The complete wake-up pattern then needs to be retransmitted to trigger a wake-up event. Pins RXD and ERR\_N remain HIGH until the wake-up event has been triggered and then switch LOW after  $\underline{t_{startup(RXD)}}$ . Pin INH remains floating until the wake-up event has been triggered and then switches HIGH after  $\underline{t_{startup(NH)}}$ .

A wake-up event is not flagged on RXD if any of the following events occurs while a valid wake-up pattern is being received:

- The device switches to Normal mode
- The complete wake-up pattern was not received within tto(wake)bus
- A V<sub>CC</sub> or V<sub>IO</sub> undervoltage is detected



#### 7.2.3 Wake-up source flag

Wake-up source recognition is provided via the Wake-up source flag. It is set after the Wake flag has been set by a local wake-up request via the WAKE pin. The Wake-up source flag can be polled via the ERR\_N pin in Normal mode (see <u>Table 5</u>). This flag is also set at power-on and cleared when the transceiver leaves Normal mode.

#### 7.2.4 Local failure flag

In Normal and Listen-only modes, the transceiver can distinguish four local failure events, any of which will cause the Local failure flag to be set. The four local failure events are:

- TXD dominant failures
- TXD-to-RXD short circuit
- Bus dominant failures
- Overtemperature

The nature and detection of these local failures is described in <u>Section 7.3</u>. The Local failure flag can be polled via the ERR\_N pin in Listen-only mode, when coming from Normal mode (see <u>Table 5</u>).

This flag is cleared at power-on when the Pwon flag is set or, provided all local failures have been resolved, when:

- The device enters Normal mode OR
- RXD is dominant while TXD is recessive OR
- Bus dominant failure has been resolved AND no other local failure has set the flag

#### 7.3 Local failure events

The TJA1463 can detect four different local failure conditions, any of which will set the Local failure flag. In most cases, the transmitter is disabled.

#### 7.3.1 TXD dominant failures

A hardware and/or software application failure that caused pin TXD to be held LOW would drive the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out function prevents such a network lock-up. A 'TXD dominant time-out' timer is started when pin TXD goes LOW. If the LOW state on this pin persists for longer than  $\underline{t}_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. The transmitter remains disabled until the Local failure flag has been cleared. The TXD dominant time-out timer is reset when pin TXD is set HIGH.

#### 7.3.2 TXD-to-RXD short circuit

A short-circuit between pins RXD and TXD would lock the bus in a permanent dominant state once it had been driven dominant, because the low-side driver of RXD is typically stronger than the high-side driver of the controller connected to TXD. TXD-to-RXD short-circuit detection prevents such a network lock-up by disabling the transmitter. The transmitter remains disabled until the Local failure flag has been cleared.

#### 7.3.3 Bus dominant failures

A CAN bus short circuit (to  $V_{BAT}$ ,  $V_{CC}$  or GND) or a failure in one of the other network nodes could result in a differential voltage on the bus high enough to represent a bus dominant state. Because a node will not begin to transmit while the bus is dominant, the host controller would not be able to detect this failure condition. However, bus dominant clamping detection will detect the short circuit. The Local failure flag is set if the dominant state on the bus persists for longer than  $\underline{t}_{to(dom)bus}$ . By checking this flag, the controller can determine if a clamped bus is blocking network communications. There is no need to disable the transmitter. Note that the Local failure flag is reset as soon as the bus returns to recessive state.

#### 7.3.4 Overtemperature

The device is protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the CAN bus drivers are disabled. The transmitter will remain disabled until the junction temperature drops below  $T_{j(sd)rel}$  and the Local failure flag has been cleared.

#### 7.4 I/O levels

Pin VIO should be connected to the same supply voltage used to supply the microcontroller. This adjusts the signal levels on pins TXD, RXD, STB\_N, EN and

TJA1463 Product data sheet

ERR\_N to the I/O levels of the microcontroller, allowing for direct interfacing without additional glue logic. Spurious signals from the microcontroller on pins STB\_N and EN are filtered out with a filter time of  $\underline{t_{fitr(IO)}}$ .

#### 7.5 WAKE pin

A local wake-up event is triggered by a LOW-to-HIGH or HIGH-to-LOW transition on the WAKE pin when V<sub>WAKE</sub> passes the wake-up threshold, V<sub>th(wake)</sub>. After the transition, the new HIGH or LOW level should remain stable for at least t<sub>wake</sub>. This allows for maximum flexibility when designing a local wake-up circuit.

A local wake-up is guaranteed in the case of:

- a LOW-to-HIGH transition from V<sub>WAKE</sub> < V<sub>th(wake)min</sub> to V<sub>WAKE</sub> > V<sub>th(wake)max</sub>, followed by V<sub>WAKE</sub> > V<sub>th(wake)max</sub> for t > t<sub>wake(max)</sub>

- a HIGH-to-LOW transition from  $V_{WAKE} > V_{th(wake)max}$  to  $V_{WAKE} < V_{th(wake)min}$ , followed by  $V_{WAKE} < V_{th(wake)min}$  for t > t<sub>wake(max)</sub>

A local wake-up is guaranteed not to occur if the HIGH/LOW level after the transition does not remain stable for at least  $t_{(wake)min}$ .

To minimize current consumption, the internal bias voltage follows the logic state on the pin after a delay of  $t_{wake}$ . A HIGH level on pin WAKE is followed by an internal pull-up to  $V_{BAT}$ . A LOW level on pin WAKE is followed by an internal pull-down towards GND. In applications that do not make use of the local wake-up facility, it is recommended to connect the WAKE pin to pin VBAT or GND for optimal EMI performance.

### 7.6 Internal biasing of TXD, STB\_N and EN input pins

Pin TXD has an internal pull-up to  $V_{IO}$  and pins STB\_N and EN have internal pull-downs to GND to ensure a safe, defined state in case one, or all, of these pins is left floating. Pull-up/pull-down resistors are present on these pins in all states. Pull-down on pin EN is only active when  $V_{BAT}$  is present.

#### Limiting values 8

#### Table 6. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to pin GND, unless otherwise specified; positive currents flow into the IC.

| Symbol                   | Parameter                                | Conditions                                                                           |      | Min  | Мах                                  | Unit |
|--------------------------|------------------------------------------|--------------------------------------------------------------------------------------|------|------|--------------------------------------|------|
| V <sub>x</sub>           | Voltage on pin x <sup>[1]</sup>          | pins VCC, VIO, TXD, STB_N, EN                                                        |      | -0.3 | +6                                   | V    |
|                          |                                          |                                                                                      |      | -    | +7 <sup>[2]</sup>                    | V    |
|                          |                                          | pin VBAT, load dump                                                                  |      | -0.3 | +40 <sup>[3]</sup>                   | V    |
|                          |                                          | pin INH                                                                              |      | -0.3 | V <sub>BAT</sub> +0.3 <sup>[4]</sup> | V    |
|                          |                                          | pins CANH, CANL, WAKE                                                                |      | -36  | +40                                  | V    |
|                          |                                          | pins RXD, ERR_N                                                                      |      | -0.3 | V <sub>IO</sub> +0.3 <sup>[5]</sup>  | V    |
| I <sub>O(INH)</sub>      | output current on pin INH                |                                                                                      |      | -2   | -                                    | mA   |
| V <sub>(CANH-CANL)</sub> | voltage between pin CANH<br>and pin CANL |                                                                                      |      | -40  | +40                                  | V    |
| V <sub>trt</sub>         | transient voltage                        | on pins VBAT, WAKE, CANH, CANL                                                       | [6]  |      |                                      |      |
|                          |                                          | pulse 1                                                                              |      | -100 | -                                    | V    |
|                          |                                          | pulse 2a                                                                             |      | -    | +75                                  | V    |
|                          |                                          | pulse 3a                                                                             |      | -150 | -                                    | V    |
|                          |                                          | pulse 3b                                                                             |      | -    | +100                                 | V    |
| V <sub>ESD</sub>         | electrostatic discharge                  | IEC 61000-4-2 (150 pF, 330 $\Omega$ discharge circuit)                               | [7]  |      |                                      |      |
|                          | voltage                                  | on pins CANH, CANL                                                                   |      | -6   | +6                                   | kV   |
|                          |                                          | on pin VBAT with 100 nF capacitor; pin WAKE with 33 k $\ensuremath{\Omega}$ resistor |      | -8   | +8                                   | kV   |
|                          |                                          | Human Body Model (HBM)                                                               |      |      |                                      |      |
|                          |                                          | on any pin                                                                           | [8]  | -4   | +4                                   | kV   |
|                          |                                          | on pins CANH, CANL                                                                   | [9]  | -8   | +8                                   | kV   |
|                          |                                          | Charged Device Model (CDM)                                                           | [10] |      |                                      |      |
|                          |                                          | on corner pins                                                                       |      | -750 | +750                                 | V    |
|                          |                                          | on any other pin                                                                     |      | -500 | +500                                 | V    |
| T <sub>vj</sub>          | virtual junction temperature             |                                                                                      | [11] | -40  | +150                                 | °C   |
| T <sub>stg</sub>         | storage temperature                      |                                                                                      | [12] | -55  | +150                                 | °C   |

The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these [1] values.

The device can withstand voltages between 6 V and 7 V for a total of 20 s over the product lifetime. [2]

For a maximum of 50 hours over the product lifetime. [3] [4] [5]

Absolute maximum of 40 V under the conditions defined in Table note 3 above.

Subject to the qualifications detailed in Table notes 1 and 2 above for pins VCC, VIO, TXD, STB\_N and EN. Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637, Part 2. [6]

Verified by an external test house according to IEC TS 62228, Section 4.3. [7]

According to AEC-Q100-002. [8]

Pins stressed to reference group containing all ground and supply pins, emulating the application circuit (Figure 12). HBM pulse as specified in AEC-[9] Q100-002 used.

[10] According to AEC-Q100-011.

[11] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is: T<sub>vj</sub> = T<sub>amb</sub> + P × R<sub>th(j-a)</sub>, where R<sub>th(j-a)</sub> is a fixed value used in the calculation of T<sub>vj</sub>. The rating for T<sub>vj</sub> limits the allowable combinations of power dissipation (P) and ambient temperature (T<sub>amb</sub>).
 [12] T<sub>stg</sub> in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2.

TJA1463

Product data sheet

#### Thermal characteristics 9

#### Table 7. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol               | Parameter                                                          | Conditions <sup>[1]</sup>                                                                                                                       | Тур | Unit |
|----------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient                        | SO14                                                                                                                                            | 74  | K/W  |
|                      |                                                                    | SO14         74         K/           HVSON14         46         K/           HVSON14         13         K/           SO14         13         K/ | K/W |      |
| R <sub>th(j-c)</sub> | thermal resistance from junction to case <sup>[2]</sup>            | HVSON14                                                                                                                                         | 13  | K/W  |
| $\Psi_{j-top}$       | thermal characterization parameter from junction to top of package | <sup>2]</sup> HVSON14<br>junction to top of package SO14                                                                                        | 13  | K/W  |
|                      |                                                                    | HVSON14                                                                                                                                         | 7   | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 µm) [1] and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70  $\mu$ m). Case temperature refers to the center of the heatsink at the bottom of the package.

[2]

# **10** Static characteristics

#### Table 8. Static characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[1]</sup>

| Symbol             | Parameter                       | Conditions                                                                                                                  | Min  | Тур | Мах     | Unit |
|--------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|-----|---------|------|
| Supply; p          | in VCC                          |                                                                                                                             |      |     |         |      |
| V <sub>CC</sub>    | supply voltage                  |                                                                                                                             | 4.5  | -   | 5.5     | V    |
| V <sub>uvd</sub>   | undervoltage detection voltage  | [2                                                                                                                          | 4    | -   | 4.5     | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis voltage |                                                                                                                             | 50   | -   | -       | mV   |
| I <sub>CC</sub>    | supply current                  | Normal mode                                                                                                                 |      |     |         |      |
|                    |                                 | dominant; V <sub>TXD</sub> = 0 V; t < t <sub>to(dom)TXD</sub>                                                               | -    | 42  | 70      | mA   |
|                    |                                 | dominant; V <sub>TXD</sub> = 0 V;<br>short circuit on bus lines;<br>-3 V < (V <sub>CANH</sub> = V <sub>CANL</sub> ) < +40 V | -    | -   | 125     | mA   |
|                    |                                 | Normal mode, recessive; $V_{TXD} = V_{IO}$                                                                                  | -    | 7   | 10<br>8 | mA   |
|                    |                                 | Listen-only mode                                                                                                            | -    | 5   |         | mA   |
|                    |                                 | Standby or Sleep mode; T <sub>vj</sub> < 85 °C                                                                              | -    | -   | 2       | μA   |
| I/O level a        | adapter supply; pin VIO         |                                                                                                                             |      |     |         |      |
| V <sub>IO</sub>    | supply voltage                  |                                                                                                                             | 2.95 | -   | 5.5     | V    |
| V <sub>uvd</sub>   | undervoltage detection voltage  | [2.                                                                                                                         | 2.65 | -   | 2.95    | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis voltage |                                                                                                                             | 50   | -   | -       | mV   |
| I <sub>IO</sub>    | supply current                  | Normal mode, dominant; V <sub>TXD</sub> = 0 V                                                                               | -    | 90  | 250     | μA   |

| Normal mode, recessive, V <sub>TXD</sub> = V <sub>IO</sub> or Listen-only mode | I <sub>IO</sub> | supply current | Normal mode, dominant; V <sub>TXD</sub> = 0 V | - | 90 |   |  |
|--------------------------------------------------------------------------------|-----------------|----------------|-----------------------------------------------|---|----|---|--|
|                                                                                |                 |                |                                               |   | -  | - |  |

TJA1463

3

μA

#### Table 8. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[1]</sup>

| Symbol                | Parameter                         | Conditions                                                                            | Min              | Тур   | Мах                | Unit |
|-----------------------|-----------------------------------|---------------------------------------------------------------------------------------|------------------|-------|--------------------|------|
|                       |                                   | Standby or Sleep mode; T <sub>vj</sub> < 85 °C                                        | -                | -     | 2                  | μA   |
| Supply; pir           | VBAT                              |                                                                                       |                  |       |                    |      |
| V <sub>BAT</sub>      | battery supply voltage            |                                                                                       | 4.5              | -     | 28                 | V    |
| V <sub>uvd</sub>      | undervoltage detection voltage    | 1                                                                                     | <sup>2]</sup> 4  | -     | 4.5                | V    |
| I <sub>BAT</sub>      | battery supply current            | Normal or Listen-only mode; pin INH left open                                         | -                | 80    | 300                | μA   |
|                       |                                   | Normal or Listen-only mode; pin INH left open; $T_{vj} \le 25$ °C; $V_{BAT} = 14.5$ V | -                | 80    | 100                | μΑ   |
|                       |                                   | Standby mode; pin INH left open; $V_{WAKE}$ = $V_{BAT}$ ; $T_{vj}$ < 85 °C            | -                | 13    | 26                 | μΑ   |
|                       |                                   | Sleep mode; $V_{WAKE}$ = $V_{BAT}$ ; $T_{vj}$ < 85 °C                                 | -                | 13    | 26                 | μA   |
| CAN trans             | mit data input; pin TXD           |                                                                                       |                  |       |                    |      |
| V <sub>IH</sub>       | HIGH-level input voltage          |                                                                                       | 0.7V             | 'io - | -                  | V    |
| V <sub>IL</sub>       | LOW-level input voltage           |                                                                                       | -                | -     | 0.3V <sub>IO</sub> | V    |
| V <sub>hys(TXD)</sub> | hysteresis voltage on pin<br>TXD  |                                                                                       | 50               | -     | -                  | mV   |
| R <sub>pu</sub>       | pull-up resistance                |                                                                                       | 20               | -     | 80                 | kΩ   |
| Ci                    | input capacitance                 | [                                                                                     | 3] -             | -     | 10                 | pF   |
| CAN receiv            | ve data output; pin RXD           |                                                                                       |                  |       | 1                  |      |
| I <sub>OH</sub>       | HIGH-level output current         | $V_{RXD} = V_{IO} - 0.4 V$                                                            | -10              | -     | -1                 | mA   |
| I <sub>OL</sub>       | LOW-level output current          | V <sub>RXD</sub> = 0.4 V                                                              | 1                | -     | 10                 | mA   |
| Standby a             | nd enable control inputs; pins \$ | STB_N and EN                                                                          |                  | · ·   |                    |      |
| V <sub>IH</sub>       | HIGH-level input voltage          |                                                                                       | 0.7V             | 'io - | -                  | V    |
| V <sub>IL</sub>       | LOW-level input voltage           |                                                                                       | -                | -     | 0.3V <sub>IO</sub> | V    |
| V <sub>hys</sub>      | hysteresis voltage                |                                                                                       | 50               | -     | -                  | mV   |
| R <sub>pd</sub>       | pull-down resistance              | [                                                                                     | <sup>4]</sup> 20 | -     | 80                 | kΩ   |
| Ci                    | input capacitance                 | [                                                                                     | 3] _             | -     | 10                 | pF   |
| Local failu           | e detection and power-on indi     | cation output; pin ERR_N                                                              |                  |       |                    |      |
| I <sub>OH</sub>       | HIGH-level output current         | $V_{\text{ERR}_N} = V_{\text{IO}} - 0.4 \text{ V}$                                    | -50              | -     | -4                 | μA   |
| I <sub>OL</sub>       | LOW-level output current          | V <sub>ERR_N</sub> = 0.4 V                                                            | 0.1              | -     | 2                  | mA   |
| Local wake            | e-up input; pin WAKE              |                                                                                       |                  |       |                    |      |
| R <sub>pu</sub>       | pull-up resistance                | $V_{WAKE} > V_{th(wake)(max)}$ for t > t <sub>wake(max)</sub>                         | 100              | -     | 400                | kΩ   |
| R <sub>pd</sub>       | pull-down resistance              | $V_{WAKE} < V_{th(wake)(min)}$ for t > $t_{wake(max)}$                                | 100              | -     | 400                | kΩ   |
| V <sub>th(wake)</sub> | wake-up threshold voltage         | Sleep or Standby mode                                                                 | 1.8              | -     | 2.6                | V    |
| V <sub>hys</sub>      | hysteresis voltage                |                                                                                       | 90               | -     | -                  | mV   |

TJA1463

#### Table 8. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[1]</sup>

| Symbol                  | Parameter                                  | Conditions                                                                                               |                   | Min                | Тур | Мах                | Unit |
|-------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|--------------------|-----|--------------------|------|
| Inhibit outp            | out; pin INH                               | ·                                                                                                        |                   |                    |     |                    |      |
| ΔV <sub>H</sub>         | HIGH-level voltage drop                    | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -1 \text{ mA}$                                              |                   | 0                  | -   | 1                  | V    |
|                         |                                            | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -2 \text{ mA}$                                              |                   | 0                  | -   | 2                  | V    |
| IL                      | leakage current                            | Sleep mode; Off mode                                                                                     |                   | -2                 | -   | +2                 | μA   |
| I <sub>O(sc)</sub>      | short-circuit output current               | V <sub>INH</sub> = 0 V                                                                                   |                   | -15                | -   | -                  | mA   |
| Bus lines;              | pins CANH and CANL                         |                                                                                                          |                   |                    |     |                    |      |
| V <sub>O(dom)</sub>     | dominant output voltage                    |                                                                                                          |                   |                    |     |                    |      |
|                         |                                            | pin CANH; $R_L = 50 \Omega$ to 65 $\Omega$                                                               |                   | 2.89               | 3.5 | 4.26               | V    |
|                         |                                            | pin CANL; $R_L$ = 50 $\Omega$ to 65 $\Omega$                                                             |                   | 0.77               | 1.5 | 2.13               | V    |
| V <sub>TXsym</sub>      | transmitter voltage symmetry               | VIXSVM VLANH VLANI, SPIII III,                                                                           | [3]<br>[5]        | 0.9V <sub>CC</sub> | -   | 1.1V <sub>CC</sub> | V    |
| V <sub>cm(step)</sub>   | common mode voltage step                   |                                                                                                          | [3]<br>[5]<br>[6] | -150               | -   | +150               | mV   |
| V <sub>cm(p-p)</sub>    | peak-to-peak common mode<br>voltage        |                                                                                                          | [3]<br>[5]<br>[6] | -300               | -   | +300               | mV   |
| V <sub>O(dif)</sub>     | differential output voltage                | dominant; Normal mode; $V_{TXD} = 0 V$ ;<br>t < $t_{to(dom)TXD}$ ; $V_{CC} = 4.75 V$ to 5.25 V           | [5]               |                    |     |                    |      |
|                         |                                            | $R_L = 50 \Omega$ to 65 $\Omega$                                                                         |                   | 1.5                | -   | 2.75               | V    |
|                         |                                            | $R_L$ = 45 Ω to 70 Ω                                                                                     |                   | 1.4                | -   | 3.3                | V    |
|                         |                                            | R <sub>L</sub> = 2240 Ω                                                                                  | [3]               | 1.5                | -   | 5                  | V    |
|                         |                                            | recessive; no load                                                                                       |                   |                    |     |                    |      |
|                         |                                            | Normal or Listen-only mode; $V_{TXD} = V_{IO}$                                                           |                   | -50                | -   | +50                | mV   |
|                         |                                            | Standby or Sleep mode                                                                                    |                   | -0.2               | -   | +0.2               | V    |
| V <sub>O(rec)</sub>     | recessive output voltage                   | Normal or Listen-only mode; $V_{TXD} = V_{IO}$ ;<br>no load                                              |                   | 2                  | 2.5 | 3                  | V    |
|                         |                                            | Standby or Sleep mode; no load                                                                           |                   | -0.1               | 0   | +0.1               | V    |
| V <sub>th(RX)</sub> dif | differential receiver<br>threshold voltage | $\begin{array}{l} -12 \ V \leq V_{CANH} \leq +12 \ V; \\ -12 \ V \leq V_{CANL} \leq +12 \ V \end{array}$ |                   |                    |     |                    |      |
|                         |                                            | Normal or Listen-only mode                                                                               |                   | 0.5                | -   | 0.9                | V    |
|                         |                                            | Standby or Sleep mode                                                                                    |                   | 0.4                | -   | 1.1                | V    |
| V <sub>rec(RX)</sub>    | receiver recessive voltage                 | $\begin{array}{l} -12 \ V \leq V_{CANH} \leq +12 \ V; \\ -12 \ V \leq V_{CANL} \leq +12 \ V \end{array}$ |                   |                    |     |                    |      |
|                         |                                            | Normal or Listen-only mode                                                                               |                   | -4                 | -   | +0.5               | V    |
|                         |                                            | Standby or Sleep mode                                                                                    |                   | -4                 | -   | +0.4               | V    |
| V <sub>dom(RX)</sub>    | receiver dominant voltage                  | $-12 V \le V_{CANH} \le +12 V;$<br>-12 V ≤ V <sub>CANL</sub> ≤ +12 V                                     |                   |                    |     |                    |      |

Product data sheet

#### Table 8. Static characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[1]</sup>

| Symbol                    | Parameter                                                               | Conditions                                                                                                                                                                                                                           | Min            | Тур    | Мах  | Unit |
|---------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|------|------|
|                           |                                                                         | Normal or Listen-only mode                                                                                                                                                                                                           |                | -      | 9    | V    |
|                           |                                                                         | Standby or Sleep mode                                                                                                                                                                                                                | 1.1            | -      | 9    | V    |
| V <sub>hys(RX)</sub> dif  | differential receiver<br>hysteresis voltage                             | -12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V; Normal or Listen-<br>only mode                                                                                                          | 100            | -      | -    | mV   |
| I <sub>O(sc)</sub>        | short-circuit output current                                            | $\begin{array}{l} -15 \ V \leq V_{CANH} \leq +40 \ V; \\ -15 \ V \leq V_{CANL} \leq +40 \ V \end{array}$                                                                                                                             | -              | -      | 115  | mA   |
| I <sub>O(sc)</sub> rec    | recessive short-circuit output<br>current                               | $\label{eq:canabian} \begin{array}{l} -27 \ V \leq V_{CANH} \leq +32 \ V; \\ -27 \ V \leq V_{CANL} \leq +32 \ V; \\ \text{Normal or Listen-only mode;} \\ V_{TXD} = V_{IO} \ \text{for } t > t_{d(TXD-busrec)end}^{[7]} \end{array}$ | -3             | -      | +3   | mA   |
| IL                        | leakage current                                                         | $V_{CC} = V_{IO} = 0$ V or pins shorted to GND via<br>47 K $\Omega$ ; $V_{CANH} = V_{CANL} = 5$ V;                                                                                                                                   | -10            | -      | +10  | μA   |
| R <sub>i</sub>            | input resistance                                                        | $-2 \ V \leq V_{CANL} \leq +7 \ V; \ -2 \ V \leq V_{CANH} \leq +7 \ V$                                                                                                                                                               | 25             | 40     | 50   | kΩ   |
| ΔR <sub>i</sub>           | input resistance deviation                                              | $0 \text{ V} \leq \text{V}_{\text{CANL}} \leq +5 \text{ V}; 0 \text{ V} \leq \text{V}_{\text{CANH}} \leq +5 \text{ V}$                                                                                                               | -3             | -      | +3   | %    |
| R <sub>i(dif)</sub>       | differential input resistance                                           | -2 V $\leq$ V <sub>CANL</sub> $\leq$ +7 V; -2 V $\leq$ V <sub>CANH</sub> $\leq$ +7 V                                                                                                                                                 | 50             | 80     | 100  | kΩ   |
| C <sub>i(cm)</sub>        | common-mode input capacitance                                           | [3                                                                                                                                                                                                                                   | ] _            | -      | 30   | pF   |
| C <sub>i(dif)</sub>       | differential input capacitance                                          | [3                                                                                                                                                                                                                                   | <sup>1</sup> - | -      | 15   | pF   |
| Signal Impr               | ovement function on CANH or                                             | CANL; +4.75 V ≤ V <sub>CC</sub> ≤ +5.25 V; see <u>Figure 10</u>                                                                                                                                                                      | and Fig        | ure 11 |      |      |
| R <sub>i(dom)</sub>       | dominant phase input resistance                                         | bus dominant;<br>V <sub>CC</sub> - 1.6 V $\leq$ V <sub>CANH</sub> $\leq$ V <sub>CC</sub> - 1.2 V;                                                                                                                                    | -              | -      | 30   | Ω    |
| R <sub>i(dif)dom</sub>    | dominant phase differential input resistance                            | +1.2 V $\leq$ V <sub>CANL</sub> $\leq$ +1.6 V;<br>R <sub>i(dif)dom</sub> = R <sub>i(dom)CANH</sub> + R <sub>i(dom)CANL</sub>                                                                                                         | -              | -      | 60   | Ω    |
| R <sub>i(extdom)</sub>    | extended dominant phase input resistance <sup>[8]</sup>                 | bus dominant-to-recessive transition;<br>+2.3 V $\leq$ V <sub>CANH</sub> $\leq$ V <sub>CC</sub> -2.3 V;                                                                                                                              | -              | -      | 25   | Ω    |
| R <sub>i(dif)extdom</sub> | extended dominant phase<br>differential input resistance <sup>[8]</sup> | +2.3 V $\leq$ V <sub>CANL</sub> $\leq$ V <sub>CC</sub> - 2.3 V;<br>R <sub>i(dif)extdom</sub> = R <sub>i(extdom)CANH</sub> + R <sub>i(extdom)CANL</sub>                                                                               | -              | -      | 50   | Ω    |
| R <sub>i(actrec)</sub>    | active recessive phase input resistance <sup>[8]</sup>                  | bus dominant-to-recessive transition;<br>+1.5 V $\leq$ V <sub>CANH</sub> $\leq$ V <sub>CC</sub> - 1.5 V;                                                                                                                             | 37.5           | -      | 62.5 | Ω    |
| R <sub>i(dif)actrec</sub> | active recessive phase<br>differential input resistance <sup>[8]</sup>  | +1.5 V $\leq$ V <sub>CANL</sub> $\leq$ V <sub>CC</sub> - 1.5 V;<br>R <sub>i(dif)actrec</sub> = R <sub>i(actrec)CANH</sub> + R <sub>i(actrec)CANL</sub>                                                                               |                | -      | 125  | Ω    |
| Temperatur                | e detection                                                             |                                                                                                                                                                                                                                      |                |        |      |      |
| T <sub>j(sd)</sub>        | shutdown junction<br>temperature                                        | [3                                                                                                                                                                                                                                   | 180            | -      | 200  | °C   |
| T <sub>j(sd)rel</sub>     | release shutdown junction temperature                                   | [3                                                                                                                                                                                                                                   | 175            | -      | 195  | °C   |
|                           | •                                                                       |                                                                                                                                                                                                                                      |                |        |      |      |

All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.
 Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected

[2] Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected above max value.

[3] Not tested in production; guaranteed by design.

[4] Pull-down on EN pin is only active when  $V_{BAT}$  is present.

TJA1463

Product data sheet

- [5] The test circuit used to measure the bus output voltage symmetry and the common-mode voltages (which includes C<sub>SPLIT</sub>) is shown in <u>Figure 14</u>.
   [6] See <u>Figure 9</u>.
- [6] See Figure 9.
   [7] This parameter is defined in CiA specification CiA 601-4:2019 as t<sub>SIC TX base</sub> and is specified in the Dynamic Characteristics table (see <u>Table 9</u> and
- Figure 10). [8] Extended dominant and active recessive phases are not DC states and are only valid for a limited time after a dominant-to-recessive transition on pin TXD.

# **11** Dynamic characteristics

#### Table 9. Dynamic characteristics

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                                   | Parameter                                                         | Conditions                                                        | Min     | Тур                    | Max                    | Unit |
|------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|---------|------------------------|------------------------|------|
| CAN timing cl<br>Figure 13               | naracteristics; V <sub>CC</sub> = 4.75 V to 5.25 V; $t_{bit(TX)}$ | <sub>D)</sub> ≥ 125 ns; see <u>Figure 7</u> , <u>Figure 8, Fi</u> | gure 10 | ), <mark>Figure</mark> | <u>e 11</u> and        | 1    |
| $t_{d(TXD-busdom)}$                      | delay time from TXD to bus dominant                               | Normal mode                                                       | -       | -                      | 80                     | ns   |
| t <sub>d(TXD-busrec)</sub>               | delay time from TXD to bus recessive                              | Normal mode                                                       | -       | -                      | 80                     | ns   |
| $t_{d(busdom-RXD)}$                      | delay time from bus dominant to RXD                               | Normal or Listen-Only mode                                        | -       | -                      | 110                    | ns   |
| t <sub>d(busrec-RXD)</sub>               | delay time from bus recessive to RXD                              | Normal or Listen-Only mode                                        | -       | -                      | 110                    | ns   |
| t <sub>d(TXDL-RXDL)</sub>                | delay time from TXD LOW to RXD LOW                                | Normal mode                                                       | -       | -                      | 190                    | ns   |
|                                          |                                                                   | Normal mode;<br>V <sub>CC</sub> = 4.5 V to 5.5 V                  | -       | -                      | 255                    | ns   |
| t <sub>d(TXDH-RXDH)</sub>                | delay time from TXD HIGH to RXD HIGH                              | Normal mode                                                       | -       | -                      | 190                    | ns   |
|                                          |                                                                   | Normal mode;<br>$V_{CC} = 4.5 V$ to 5.5 V                         | -       | -                      | 255                    | ns   |
| t <sub>d(TXD-</sub><br>busrec)end        | delay time from TXD to bus recessive end                          | Normal mode [2]<br>[3]                                            | 410     | -                      | 530                    | ns   |
| t <sub>d(TXD-</sub><br>busdom)end        | delay time from TXD to bus dominant end                           | Normal mode <sup>[2]</sup>                                        | -       | -                      | 115                    | ns   |
| t <sub>d(TXD-</sub><br>extbusdom)end     | delay time from TXD to extended bus dominant end                  | Normal mode <sup>[2]</sup>                                        | 55      | -                      | -                      | ns   |
| t <sub>d(TXD-</sub><br>busactrec)start   | delay time from TXD to bus active recessive start                 | Normal mode <sup>[2]</sup>                                        | 70      | -                      | 120                    | ns   |
| t <sub>d(TXD-</sub><br>busactrec)end     | delay time from TXD to active recessive end                       | Normal mode <sup>[2]</sup>                                        | 335     | -                      | 480                    | ns   |
| CAN FD timin<br>Figure 13 <sup>[4]</sup> | g characteristics according to CiA 601-4:20                       | 19; $V_{CC}$ = 4.75 V to 5.25 V; $t_{bit(TXD)} \ge$               | 125 ns; | see Fig                | j <mark>ure 8</mark> a | nd   |
| $\Delta t_{bit(bus)}$                    | transmitted recessive bit width deviation                         | $\Delta t_{bit(bus)} = t_{bit(bus)} - t_{bit(TXD)}$               | -10     | -                      | +10                    | ns   |
| Δt <sub>rec</sub>                        | receiver timing symmetry                                          | $\Delta t_{rec} = t_{bit(RXD)} - t_{bit(bus)}$                    | -20     | -                      | +15                    | ns   |
| $\Delta t_{bit(RXD)}$                    | received recessive bit width deviation                            | $\Delta t_{bit(RXD)} = t_{bit(RXD)} - t_{bit(TXD)}$               | -30     | -                      | +20                    | ns   |
|                                          | g characteristics according to ISO 11898-2:                       | 2016 $^{[5]}$ ; see <u>Figure 8</u> and <u>Figure 13</u> $^{[4]}$ | ]       |                        |                        |      |
| t <sub>bit(bus)</sub> [6]                | transmitted recessive bit width                                   | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns)                         |         |                        |                        |      |
|                                          |                                                                   | V <sub>CC</sub> = 4.75 V to 5.25 V                                | 490     | -                      | 510                    | ns   |
|                                          |                                                                   | V <sub>CC</sub> = 4.5 V to 5.5 V                                  | 435     | -                      | 530                    | ns   |
|                                          |                                                                   | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns)                         |         |                        |                        |      |
|                                          | 1                                                                 | L                                                                 | 1       |                        |                        |      |

TJA1463

#### Table 9. Dynamic characteristics...continued

 $T_{vj}$  = -40 °C to +150 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.95 V to 5.5 V;  $V_{BAT}$  = 4.5 V to 28 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                               | Parameter                          | Conditions                                                                     |             | Min | Тур | Мах | Unit |
|--------------------------------------|------------------------------------|--------------------------------------------------------------------------------|-------------|-----|-----|-----|------|
|                                      |                                    | $V_{CC}$ = 4.75 V to 5.25 V                                                    |             | 190 | -   | 210 | ns   |
|                                      |                                    | $V_{CC}$ = 4.5 V to 5.5 V                                                      | [7]         | 170 | -   | 230 | ns   |
|                                      |                                    | 8 Mbit/s (t <sub>bit(TXD)</sub> = 125 ns)                                      |             |     |     |     |      |
|                                      |                                    | $V_{CC}$ = 4.75 V to 5.25 V                                                    |             | 115 | -   | 135 | ns   |
| ∆t <sub>rec</sub>                    | receiver timing symmetry           | V <sub>CC</sub> = 4.75 V to 5.25 V; for<br>2 Mbit/s, 5 Mbit/s and 8 Mbit/s     |             | -20 | -   | +15 | ns   |
|                                      |                                    | $V_{CC}$ = 4.5 V to 5.5 V; 2 MBit/s                                            |             | -65 | -   | +40 | ns   |
|                                      |                                    | $V_{CC}$ = 4.5 V to 5.5 V; 5 Mbit/s                                            |             | -45 | -   | +15 | ns   |
| t <sub>bit(RXD)</sub> <sup>[8]</sup> | bit time on pin RXD                | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns)                                      |             |     |     |     |      |
|                                      |                                    | $V_{CC}$ = 4.75 V to 5.25 V                                                    |             | 470 | -   | 520 | ns   |
|                                      |                                    | $V_{CC}$ = 4.5 V to 5.5 V                                                      |             | 400 | -   | 550 | ns   |
|                                      |                                    | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns)                                      |             |     |     |     |      |
|                                      |                                    | $V_{CC}$ = 4.75 V to 5.25 V                                                    |             | 170 | -   | 220 | ns   |
|                                      |                                    | $V_{CC}$ = 4.5 V to 5.5 V                                                      | [7]         | 150 | -   | 240 | ns   |
|                                      |                                    | 8 Mbit/s (t <sub>bit(TXD)</sub> = 125 ns)                                      |             |     |     |     |      |
|                                      |                                    | $V_{CC}$ = 4.75 V to 5.25 V                                                    |             | 95  | -   | 145 | ns   |
| Dominant tin                         | ne-out times                       | · · · · ·                                                                      |             | 1   |     |     |      |
| <u>t<sub>to(dom)</sub>TXD</u>        | TXD dominant time-out time         | V <sub>TXD</sub> = 0 V; Normal mode                                            | [2]<br>[9]  | 0.8 | -   | 9   | ms   |
| <u>t<sub>to(dom)bus</sub></u>        | bus dominant time-out time         | V <sub>O(dif)</sub> > 0.9 V; Normal or Listen-<br>Only mode                    | [2]<br>[9]  | 0.8 | -   | 9   | ms   |
| Bus wake-up                          | times; pins CANH and CANL; see Fig | jure 6                                                                         |             |     |     |     |      |
| <u>twake(busdom)</u>                 | bus dominant wake-up time          | Standby or Sleep mode                                                          | [2]<br>[10] | 0.5 | -   | 1.8 | μs   |
| <u>twake(busrec)</u>                 | bus recessive wake-up time         | Standby or Sleep mode                                                          | [2]<br>[10] | 0.5 | -   | 1.8 | μs   |
| <u>t<sub>to(wake)bus</sub></u>       | bus wake-up time-out time          | Standby or Sleep mode                                                          | [2]<br>[9]  | 0.8 | -   | 9   | ms   |
| Mode transit                         | ions                               |                                                                                |             |     |     |     |      |
| <u>t<sub>t(moch)</sub></u>           | mode change transition time        |                                                                                | [2]         | -   | -   | 50  | μs   |
| t <sub>startup</sub>                 | start-up time                      |                                                                                | [2]         | -   | -   | 1.5 | ms   |
| <u>tstartup(RXD)</u>                 | RXD start-up time                  | after local or remote wake-up detected                                         | [2]<br>[11] | 4   | -   | 20  | μs   |
| t <u>startup(INH)</u>                | INH start-up time                  | after local or remote wake-up<br>detected; transition from Sleep<br>to Standby | [2]<br>[12] | 4   | -   | 50  | μs   |
| t <u>h(gotosleep)</u>                | go-to-sleep hold time              | STB_N = LOW and EN = HIGH<br>hold time for entering Sleep<br>mode              | [2]<br>[13] | 24  | -   | 50  | μs   |

Product data sheet

#### Table 9. Dynamic characteristics...continued

# $T_{vj}$ = -40 °C to +150 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 2.95 V to 5.5 V; $V_{BAT}$ = 4.5 V to 28 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                      | Parameter                                          | Conditions                                                                       |             | Min | Тур | Max | Unit |
|-----------------------------|----------------------------------------------------|----------------------------------------------------------------------------------|-------------|-----|-----|-----|------|
| <u>td(moch-ERR_N)</u>       | delay time from mode change to ERR_N               | to ERR_N stable in response to a mode transition                                 | [2]         | -   | -   | 20  | μs   |
| Local wake-up               | input; pin WAKE                                    |                                                                                  |             |     |     |     |      |
| <u>t<sub>wake</sub></u>     | wake-up time                                       | in response to a falling or rising<br>edge on pin WAKE; Standby or<br>Sleep mode | [14]        | 20  | -   | 50  | μs   |
| IO filter; pins S           | TB_N, EN                                           |                                                                                  |             |     |     |     |      |
| <u>t<sub>fltr(IO)</sub></u> | I/O filter time                                    |                                                                                  | [15]        | 1   | -   | 5   | μs   |
| Undervoltage                | detection; see <u>Figure 3</u> and <u>Figure 5</u> | -                                                                                |             |     |     |     |      |
| t <sub>det(uv)</sub>        | undervoltage detection time                        | on pin VBAT                                                                      | [2]         | -   | -   | 30  | μs   |
|                             |                                                    | on pin VCC                                                                       | [2]         | -   | -   | 30  | μs   |
|                             |                                                    | on pin VIO                                                                       | [2]         | -   | -   | 30  | μs   |
| <u>tdet(uv)long</u>         | long undervoltage detection time                   | on pins VCC and/or VIO                                                           | [2]<br>[16] | 100 | -   | 150 | ms   |
| t <sub>rec(uv)</sub>        | undervoltage recovery time                         | on pin VCC                                                                       | [2]         | -   | -   | 50  | μs   |
|                             |                                                    | on pin VIO                                                                       | [2]         | -   | -   | 50  | μs   |

All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified [1] temperature and power supply voltage ranges.

Not tested in production; guaranteed by design. [2]

[3] If TXD goes LOW before the recessive transition has been completed, the bus switches to dominant.

The TJÅ1463 fully meets CiA 601-4:2019 which sets tighter limits for t<sub>bit(bus)</sub>,  $\Delta t_{rec}$  and  $\Delta t_{bit(RXD)}$  than ISO 11898-2:2016, which TJA1463 therefore also [4] fully meets.

8 Mbit/s specification extends the timing characteristics of ISO 11898-2:2016 and CiA 601-4:2019. [5]

[6]

t<sub>bit(bus)</sub> =  $\Delta t_{bit(bus)} + t_{bit(TXD)}$ . For reasons related to CAN FD bit timing symmetry, these values are centered around the nominal bit length. Details can be found in document AH2002 [7] 'TJx144x/TJx146x Application Hints', available on request from NXP Semiconductors.

[8]

 $t_{bit(RXD)} = \Delta t_{bit(RXD)} + t_{bit(TXD)}$ . Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the [9] max value

[10] A dominant/recessive phase shorter than the min value is guaranteed not be seen as a dominant/recessive bit; a dominant/recessive phase longer than the max value is guaranteed to be seen as a dominant/recessive bit.

[11] When a wake-up is detected, RXD start-up time is between the min and max values. RXD cannot be relied on below the min value; RXD can be relied on above the max value; see Figure 6. [12] INH switches HIGH between the min and max values after a wake-up had been detected. INH is guaranteed to be floating below the min value and

- guaranteed to be HIGH above the max value; see Figure 6.
- [13] The device is guaranteed to switch to Sleep mode when STB\_N = LOW and EN = HIGH for longer than max value, and guaranteed not to switch to Sleep mode when less than the min value.

[14] The device is guaranteed to wake up above 50 µs and guaranteed not to wake up below 20 µs.

[15] Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed.

[16] An undervoltage longer than the max value is guaranteed to force a transition to Sleep mode; an undervoltage shorter than the min value is guaranteed not to force a transition to Sleep mode.

# **TJA1463**

CAN FD signal improvement transceiver with Sleep mode





TJA1463

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Product data sheet

## **NXP Semiconductors**

CAN FD signal improvement transceiver with Sleep mode





### **NXP Semiconductors**

CAN FD signal improvement transceiver with Sleep mode



# **12** Application information

# 12.1 Application diagram



TJA1463

## 12.2 Application hints

Further information on the application of the TJA1463 can be found in NXP application hints AH2002 '*TJx144x/TJx146x Application Hints*', available on request from NXP Semiconductors.

# **13 Test information**





## 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-H - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

# 14 Package outline



TJA1463

Product data sheet

# **TJA1463**

#### CAN FD signal improvement transceiver with Sleep mode



TJA1463

Product data sheet

© NXP B.V. 2021. All rights reserved.

# **15 Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

#### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 17) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 10</u> and <u>Table 11</u>

#### Table 10. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temp       | Package reflow temperature (°C) |  |  |  |  |  |
|------------------------|---------------------------|---------------------------------|--|--|--|--|--|
|                        | Volume (mm <sup>3</sup> ) |                                 |  |  |  |  |  |
|                        | < 350                     | ≥ 350                           |  |  |  |  |  |
| < 2.5                  | 235                       | 220                             |  |  |  |  |  |
| ≥ 2.5                  | 220 220                   |                                 |  |  |  |  |  |

#### Table 11. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |     |     |  |  |  |  |
|------------------------|---------------------------------|-----|-----|--|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |     |     |  |  |  |  |
|                        | < 350 350 to 2000 > 2000        |     |     |  |  |  |  |
| < 1.6                  | 260                             | 260 | 260 |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250 | 245 |  |  |  |  |
| > 2.5                  | 250 245 245                     |     |     |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see <u>Figure 17</u>.



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

# 17 Soldering of HVSON packages

<u>Section 16</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can be found in the following application note:

• AN10365 "Surface mount reflow soldering description"

# 18 Appendix: ISO 11898-2:2016 and CiA 601-4:2019 parameter crossreference lists

| ISO 11898-2:2016                                                                                    |                                          | NXP data sheet            |                                         |  |  |
|-----------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--|--|
| Parameter                                                                                           | Notation                                 | Symbol                    | Parameter                               |  |  |
| HS-PMA dominant output characteristics                                                              |                                          |                           |                                         |  |  |
| Single ended voltage on CAN_H                                                                       | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage                 |  |  |
| Single ended voltage on CAN_L                                                                       | V <sub>CAN_L</sub>                       |                           |                                         |  |  |
| Differential voltage on normal bus load                                                             | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |  |
| Differential voltage on effective resistance during arbitration                                     |                                          |                           |                                         |  |  |
| Optional: Differential voltage on extended bus load range                                           | -                                        |                           |                                         |  |  |
| HS-PMA driver symmetry                                                                              |                                          |                           |                                         |  |  |
| Driver symmetry                                                                                     | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry            |  |  |
| Maximum HS-PMA driver output current                                                                |                                          |                           |                                         |  |  |
| Absolute current on CAN_H                                                                           | I <sub>CAN_H</sub>                       | I <sub>O(sc)</sub>        | short-circuit output current            |  |  |
| Absolute current on CAN_L                                                                           | I <sub>CAN_L</sub>                       |                           |                                         |  |  |
| HS-PMA recessive output characteristics, bus biasing ac                                             | tive/inacti                              | ve                        |                                         |  |  |
| Single ended output voltage on CAN_H                                                                |                                          | V <sub>O(rec)</sub>       | recessive output voltage                |  |  |
| Single ended output voltage on CAN_L                                                                | V <sub>CAN_L</sub>                       | _                         |                                         |  |  |
| Differential output voltage                                                                         | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |  |
| Optional HS-PMA transmit dominant time-out                                                          |                                          | 1                         |                                         |  |  |
| Transmit dominant time-out, long                                                                    | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time              |  |  |
| Transmit dominant time-out, short                                                                   | -                                        |                           |                                         |  |  |
| HS-PMA static receiver input characteristics, bus biasing                                           | g active/ina                             | active                    |                                         |  |  |
| Recessive state differential input voltage range<br>Dominant state differential input voltage range | V <sub>Diff</sub>                        | V <sub>th(RX)dif</sub>    | differential receiver threshold voltage |  |  |
|                                                                                                     |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage              |  |  |
|                                                                                                     |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage               |  |  |
| HS-PMA receiver input resistance (matching)                                                         |                                          |                           |                                         |  |  |
| Differential internal resistance                                                                    | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance           |  |  |
| Single ended internal resistance                                                                    | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                        |  |  |
| Matching of internal resistance                                                                     | MR                                       | ΔR <sub>i</sub>           | input resistance deviation              |  |  |
| HS-PMA implementation loop delay requirement                                                        |                                          |                           |                                         |  |  |
| Loop delay                                                                                          | t <sub>Loop</sub>                        | $t_{d(TXDH-RXDH)}$        | delay time from TXD HIGH to RXD HIGH    |  |  |
|                                                                                                     |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW      |  |  |

TJA1463

| ISO 11898-2:2016                                                                                   |                                          | NXP data she                  | et                                    |  |
|----------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|
| Parameter                                                                                          | Notation                                 | Symbol                        | Parameter                             |  |
| Optional HS-PMA implementation data signal timing requ<br>Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements                                | for use with bit              | rates above 1 Mbit/s up to 2          |  |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s,<br>intended                               | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>         | transmitted recessive bit width       |  |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                               | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>         | bit time on pin RXD                   |  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                   | $\Delta t_{Rec}$                         | ∆t <sub>rec</sub>             | receiver timing symmetry              |  |
| HS-PMA maximum ratings of $V_{CAN\_H},V_{CAN\_L}$ and $V_{Diff}$                                   |                                          |                               |                                       |  |
| Maximum rating V <sub>Diff</sub>                                                                   | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |
| General maximum rating $V_{\text{CAN}\_\text{H}}$ and $V_{\text{CAN}\_\text{L}}$                   | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                                                | V <sub>CAN_L</sub>                       |                               |                                       |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                                                   | _L, unpow                                | red                           | ,                                     |  |
| Leakage current on CAN_H, CAN_L                                                                    | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | l                             | leakage current                       |  |
| HS-PMA bus biasing control timings                                                                 |                                          |                               |                                       |  |
| CAN activity filter time, long                                                                     | t <sub>Filter</sub>                      | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time             |  |
| CAN activity filter time, short                                                                    | -                                        | t <sub>wake(busrec)</sub>     | bus recessive wake-up time            |  |
| Wake-up time-out, short                                                                            | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |
| Wake-up time-out, long                                                                             |                                          |                               |                                       |  |

Table 12. ISO 11898-2:2016 to NXP data sheet parameter conversion...continued

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

#### Table 13. CiA 601-4:2019 to NXP data sheet parameter conversion

| CiA 601-4:2019                                                 | NXP data shee                 | t                          |                                           |  |  |  |  |  |  |
|----------------------------------------------------------------|-------------------------------|----------------------------|-------------------------------------------|--|--|--|--|--|--|
| Parameter                                                      | Notation                      | Symbol                     | Parameter                                 |  |  |  |  |  |  |
| Optional HS-PMA implementation data signal timing requirements |                               |                            |                                           |  |  |  |  |  |  |
| Signal improvement time TX-based                               | t <sub>SIC_TX_base</sub>      | $t_{d(TXD-busrec)end}$     | delay time from TXD to bus recessive end  |  |  |  |  |  |  |
| Signal improvement time RX-based                               | t <sub>SIC_RX_base</sub>      | N/A <sup>[1]</sup>         | N/A                                       |  |  |  |  |  |  |
| Transmitted bit width variation                                | ∆t <sub>Bit(Bus)</sub>        | ∆t <sub>bit(bus)</sub>     | transmitted recessive bit width deviation |  |  |  |  |  |  |
| Received bit width variation                                   | Δt <sub>Bit(RxD)</sub>        | $\Delta t_{bit(RXD)}$      | received recessive bit width deviation    |  |  |  |  |  |  |
| Receiver timing symmetry                                       | $\Delta t_{REC}$              | $\Delta t_{rec}$           | receiver timing symmetry                  |  |  |  |  |  |  |
| Propagation delay from TXD to bus dominant                     | t <sub>prop(TxD-busdom)</sub> | t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant       |  |  |  |  |  |  |
| Propagation delay from TXD to bus recessive                    | t <sub>prop(TxD-busrec)</sub> | t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive      |  |  |  |  |  |  |
| Propagation delay from bus to RXD dominant                     | t <sub>prop(busdom-RXD)</sub> | t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD       |  |  |  |  |  |  |
| Propagation delay from bus to RXD recessive                    | t <sub>prop(busrec-RXD)</sub> | t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD      |  |  |  |  |  |  |

[1] The NXP signal improvement implementation is TX-based; RX-based is not applicable.

TJA1463 Product data sheet

# 19 Appendix: TJx144x/TJx146x/TJF1441 family overview

#### Table 14. Feature overview of the complete TJx144x/TJx146x/TJF1441 family

|                       | Mode   |         |       |                    |                | Supp    |         |          | Data                  | rate                                 | Addit                             | ional f                                   | eature                                          | s                                        |                      |                                 |
|-----------------------|--------|---------|-------|--------------------|----------------|---------|---------|----------|-----------------------|--------------------------------------|-----------------------------------|-------------------------------------------|-------------------------------------------------|------------------------------------------|----------------------|---------------------------------|
| Device <sup>[1]</sup> | Normal | Standby | Sleep | Silent/Listen-only | Selectable Off | VCC pin | VIO pin | VBAT pin | Up to 5 Mbit/s CAN FD | Up to 8 Mbit/s CAN FD <sup>[2]</sup> | Signal improvement <sup>[3]</sup> | Wake-up source recognition <sup>[4]</sup> | Short WUP support [0.5 - 1.8 µs] <sup>[5]</sup> | Single supply pin wake-up <sup>[6]</sup> | TXD dominant timeout | Local diagnostics via ERR_N pin |
| TJx1441A              | •      |         |       | •                  |                | •       | •       |          | •                     |                                      |                                   |                                           |                                                 |                                          | •                    |                                 |
| TJx1441B              | •      |         |       | •                  |                | •       |         |          | •                     |                                      |                                   |                                           |                                                 |                                          | •                    |                                 |
| TJx1441D              | •      |         |       | •                  | •              | •       |         |          | •                     |                                      |                                   |                                           |                                                 |                                          | •                    |                                 |
| TJF1441A              | •      |         |       | •                  |                | •       | •       |          | •                     |                                      |                                   |                                           |                                                 |                                          | [7]                  |                                 |
| TJx1442A              | •      | •       |       |                    |                | •       | •       |          | •                     |                                      |                                   |                                           | •                                               | •                                        | •                    |                                 |
| TJx1442B              | •      | •       |       |                    |                | •       |         |          | •                     |                                      |                                   |                                           | •                                               |                                          | •                    |                                 |
| TJx1443A              | •      | •       | •     | •                  |                | •       | •       | •        | •                     |                                      |                                   | •                                         | •                                               | •                                        | •                    | •                               |
| TJx1448A              | •      | •       |       |                    |                | •       | •       |          | •                     |                                      |                                   |                                           | •                                               | •                                        | •                    |                                 |
| TJx1448B              | •      | •       |       |                    |                | •       |         |          | •                     |                                      |                                   |                                           | •                                               |                                          | •                    |                                 |
| TJx1448C              | •      | •       |       |                    |                | •       | •       |          | •                     |                                      |                                   | •                                         | •                                               | •                                        | •                    |                                 |
| TJx1462A              | •      | •       |       |                    |                | •       | •       |          | •                     | •                                    | •                                 |                                           | •                                               | •                                        | •                    |                                 |
| TJx1462B              | •      | •       |       |                    |                | •       |         |          | •                     | •                                    | •                                 |                                           | •                                               |                                          | •                    |                                 |
| TJx1463A              | •      | •       | •     | •                  |                | •       | •       | •        | •                     | •                                    | •                                 | •                                         | •                                               | •                                        | •                    | •                               |

TJx: TJA14xxx is AEC-Q100 Grade 1; TJR14xxx is AEC-Q100 Grade 0; TJF1441A is non-automotive grade. Only guaranteed for TJA146x, AEC-Q100 Grade 1. [1]

[2] [3] CAN FD Signal Improvement Capability (SIC) according to CiA 601-4:2019.

RXD is held LOW after wake-up request, enabling wake-up source recognition.

[4] [5] WUP = wake-up pattern according ISO11898-2:2016.

[6] [7] Only VIO supply needed for wake-up in TJA1442A, TJA1448A, TJA1448C, TJA1462A; only VBAT supply needed for wake-up in TJA1443A, TJA1463A.

Not having TXD dominant timeout allows for very low data rates in non-automotive grade applications.

# 20 Revision history

| Table 15. Revisio | on history                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |  |  |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| Document ID       | Release date                                                                                                                                                                                                                                  | Data sheet status                                                                                                                                                                                                                            | Data sheet status Change notice                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |  |  |  |
| TJA1463 v.2       | 20211015                                                                                                                                                                                                                                      | Product data sheet                                                                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TJA1463 v.1 |  |  |  |
| Modifications     | <ul> <li>t<sub>bit(BUS)</sub>, Δt<sub>rec</sub> and</li> <li>Added device (<u>T</u></li> <li>Figure 3: text de</li> <li>Section 7.1.1.2:</li> <li><u>Table 6</u>: table no changed for para</li> <li><u>Table 9</u>: measure added</li> </ul> | d t <sub>bit(RXD)</sub> updated in <u>Table 9</u> an<br><u>able 3</u> ) and family ( <u>Section 19</u> )<br>fining transition from Sleep to S<br>typo corrected - STBN_N chan<br>ites 3 and 4 revised; table note<br>ameter V <sub>trt</sub> | cation up to 8 Mbit/s: Section 1 text revised, CAN FD parameters $t_{bit(TXD)}$ ,<br>$b_{it(RXD)}$ updated in Table 9 and table note 5 added<br>le 3) and family (Section 19) feature overviews<br>ing transition from Sleep to Standy revised<br>bo corrected - STBN_N changed to STB_N<br>is 3 and 4 revised; table note 12 added; measurement conditions and table note<br>leter V <sub>trt</sub><br>nent conditions for parameters $t_{startup(RXD)}$ and $t_{startup(INH)}$ revised; table note 1 |             |  |  |  |
| TJA1463 v.1       | 20200812                                                                                                                                                                                                                                      | Product data sheet                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |  |  |  |

# 21 Legal information

### 21.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

Please consult the most recently issued document before initiating or completing a design. [1]

[2] [3] The term 'short data sheet' is explained in section "Definitions".

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 21.2 Definitions

Draft — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 21.3 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"),

TJA1463

Product data sheet

© NXP B.V. 2021. All rights reserved.

then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible

for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

### 21.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

# Contents

| 1       | General description1                  |
|---------|---------------------------------------|
| 2       | Features and benefits1                |
| 2.1     | General1                              |
| 2.2     | Predictable and fail-safe behavior    |
| 2.3     | Low-power management2                 |
| 2.4     | Diagnosis & Protection2               |
| 3       | Quick reference data 3                |
| 4       | Ordering information                  |
| 5       | Block diagram5                        |
| 6       | Pinning information6                  |
| 6.1     | Pinning6                              |
| 6.2     | Pin description6                      |
| 7       | Functional description7               |
| 7.1     | Operating modes                       |
| 7.1.1   | System operating modes7               |
| 7.1.1.1 | Off mode7                             |
| 7.1.1.2 | Standby mode8                         |
| 7.1.1.3 | Normal mode                           |
| 7.1.1.4 | Listen-only mode                      |
| 7.1.1.5 | Sleep mode                            |
| 7.1.1.6 | System operating modes and gap-free   |
|         | operation9                            |
| 7.1.2   | CAN operating modes10                 |
| 7.1.2.1 | CAN Off mode                          |
| 7.1.2.2 | CAN Offline mode                      |
| 7.1.2.3 | CAN Wake mode11                       |
| 7.1.2.4 | CAN Pass-through mode11               |
| 7.1.2.5 | CAN Active mode11                     |
| 7.1.2.6 | CAN Listen-only mode11                |
| 7.2     | Internal flags                        |
| 7.2.1   | Pwon flag                             |
| 7.2.2   | Wake flag                             |
| 7.2.2.1 | Local wake-up (via WAKE pin)          |
| 7.2.2.2 | Remote wake-up (via the CAN bus)      |
| 7.2.3   | Wake-up source flag                   |
| 7.2.4   | Local failure flag13                  |
| 7.3     | Local failure events                  |
| 7.3.1   | TXD dominant failures14               |
| 7.3.2   | TXD-to-RXD short circuit14            |
| 7.3.3   | Bus dominant failures14               |
| 7.3.4   | Overtemperature14                     |
| 7.4     | I/O levels14                          |
| 7.5     | WAKE pin15                            |
| 7.6     | Internal biasing of TXD, STB_N and EN |
|         | input pins                            |
| 8       | Limiting values                       |
| 9       | Thermal characteristics               |
| 10      | Static characteristics17              |
| 11      | Dynamic characteristics21             |
| 12      | Application information               |
| 12.1    | Application diagram26                 |
| 12.2    | Application hints                     |
| 13      | Test information28                    |

| 13.1 | Quality information                        | 28 |
|------|--------------------------------------------|----|
| 14   | Package outline                            |    |
| 15   | Handling information                       |    |
| 16   | Soldering of SMD packages                  | 31 |
| 16.1 | Introduction to soldering                  |    |
| 16.2 | Wave and reflow soldering                  |    |
| 16.3 | Wave soldering                             |    |
| 16.4 | Reflow soldering                           |    |
| 17   | Soldering of HVSON packages                | 33 |
| 18   | Appendix: ISO 11898-2:2016 and CiA         |    |
|      | 601-4:2019 parameter cross-reference lists | 34 |
| 19   | Appendix: TJx144x/TJx146x/TJF1441          |    |
|      | family overview                            | 36 |
| 20   | Revision history                           |    |
| 21   | Legal information                          |    |
|      | -                                          |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2021.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 15 October 2021 Document identifier: TJA1463