

# 1. General description

The TJA1081 is a FlexRay node transceiver that is fully compliant with the FlexRay electrical physical layer specification V2.1 Rev. A (see <u>Ref. 1</u>). In addition, it incorporates features and parameters included in V3.0.1 (see <u>Ref. 2</u> and <u>Section 14</u>). It is primarily intended for communication systems from 1 Mbit/s to 10 Mbit/s, and provides an advanced interface between the protocol controller and the physical bus in a FlexRay network.

The TJA1081 features enhanced low-power modes, optimized for ECUs that are permanently connected to the battery.

The TJA1081 provides differential transmit capability to the network and differential receive capability to the FlexRay controller. It offers excellent EMC performance as well as high ESD protection.

The TJA1081 actively monitors system performance using dedicated error and status information (that can be read by any microcontroller), along with internal voltage and temperature monitoring.

The TJA1081 supports mode control as used in the TJA1080A (see Ref. 3).

# 2. Features and benefits

### 2.1 Optimized for time triggered communication systems

- Compliant with FlexRay electrical physical layer specification V2.1 Rev. A (see <u>Ref. 1</u>)
- Automotive product qualification in accordance with AEC-Q100
- Data transfer up to 10 Mbit/s
- Support of 60 ns minimum bit time
- Very low ElectroMagnetic Emission (EME) to support unshielded cable
- Differential receiver with wide common-mode range for high ElectroMagnetic Immunity (EMI)
- Auto I/O level adaptation to host controller supply voltage V<sub>IO</sub>
- Can be used in 14 V and 42 V powered systems
- Instant shut-down interface (via BGE pin)
- Independent power supply ramp-up for V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub>

### 2.2 Low power management

- Low power management including inhibit switch
- Very low current in Sleep and Standby modes



**TJA1081** 

- Local and remote wake-up
- Supports remote wake-up via dedicated data frames
- Wake-up source recognition

### 2.3 Diagnosis (detection and signalling)

- Overtemperature detection
- Short-circuit on bus lines
- V<sub>BAT</sub> power-on flag (first battery connection and cold start)
- Pin TXEN and pin BGE clamping
- Undervoltage detection on pins V<sub>BAT</sub>, V<sub>CC</sub> and V<sub>IO</sub>
- Wake source indication

### 2.4 Protection

- Bus pins protected against ±8 kV HBM ESD pulses
- Bus pins protected against transients in automotive environment (according to ISO 7637 class C)
- Bus pins short-circuit proof to battery voltage (14 V and 42 V) and ground
- Fail-silent behavior in the event of an undervoltage on pins V<sub>BAT</sub>, V<sub>CC</sub> or V<sub>IO</sub>
- Passive behavior of bus lines while the transceiver is not powered

# 2.5 Functional classes according to FlexRay electrical physical layer specification (see <u>Ref. 1</u>)

- Bus driver voltage regulator control
- Bus driver bus guardian control interface
- Bus driver logic level adaptation

# 3. Ordering information

### Table 1.Ordering information

| Type number | Package |                                                                           |          |
|-------------|---------|---------------------------------------------------------------------------|----------|
|             | Name    | Description                                                               | Version  |
| TJA1081TS   | SSOP16  | SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm | SOT338-1 |

FlexRay node transceiver

# 4. Block diagram



TJA1081

# 5. Pinning information

# 5.1 Pinning



# 5.2 Pin description

### Table 2.Pin description

| Table 2.        | Fin des | scription |                                                                                     |
|-----------------|---------|-----------|-------------------------------------------------------------------------------------|
| Symbol          | Pin     | Туре      | Description                                                                         |
| INH             | 1       | 0         | inhibit output for switching external voltage regulator                             |
| EN              | 2       | I         | enable input; enabled when HIGH; internal pull-down                                 |
| V <sub>IO</sub> | 3       | Р         | supply voltage for $V_{\text{IO}}$ voltage level adaptation                         |
| TXD             | 4       | I         | transmit data input; internal pull-down                                             |
| TXEN            | 5       | I         | transmitter enable input; when HIGH transmitter disabled; internal pull-up          |
| RXD             | 6       | 0         | receive data output                                                                 |
| BGE             | 7       | I         | bus guardian enable input; when LOW transmitter disabled; internal pull-down        |
| STBN            | 8       | I         | standby input; low-power mode when LOW; internal pull-down                          |
| RXEN            | 9       | 0         | receive data enable output; when LOW bus activity detected                          |
| ERRN            | 10      | 0         | error diagnoses output; when LOW error detected                                     |
| $V_{BAT}$       | 11      | Р         | battery supply voltage                                                              |
| WAKE            | 12      | I         | local wake-up input; internal pull-up or pull-down (depends on voltage at pin WAKE) |
| GND             | 13      | Ρ         | ground                                                                              |
| BM              | 14      | I/O       | bus line minus                                                                      |
| BP              | 15      | I/O       | bus line plus                                                                       |
| V <sub>CC</sub> | 16      | Р         | supply voltage (+5 V)                                                               |
|                 |         |           |                                                                                     |

# 6. Functional description

The block diagram of the transceiver is shown in Figure 1.

### 6.1 Operating modes

The TJA1081 supports the following operating modes:

- Normal (normal-power mode)
- Receive-only (normal-power mode)
- Standby (low-power mode)
- Go-to-sleep (low-power mode)
- Sleep (low-power mode)

### 6.1.1 Bus activity and idle detection

The following mechanisms for activity and idle detection are valid in normal-power modes:

- If the absolute differential voltage on the bus lines is higher than |V<sub>i(dif)det(act)</sub>| for t<sub>det(act)(bus)</sub>, activity is detected on the bus lines and pin RXEN is switched LOW which results in pin RXD being released:
  - If, after bus activity detection, the differential voltage on the bus lines is higher than V<sub>IH(dif)</sub>, pin RXD will go HIGH
  - If, after bus activity detection, the differential voltage on the bus lines is lower than V<sub>IL(dif)</sub>, pin RXD will go LOW
- If the absolute differential voltage on the bus lines is lower than |V<sub>i(dif)det(act)</sub>| for t<sub>det(idle)(bus)</sub>, then idle is detected on the bus lines and pin RXEN is switched to HIGH. This results in pin RXD being blocked (pin RXD is switched to HIGH or stays HIGH)

### 6.2 Mode control pins: STBN and EN

Control inputs STBN and EN are used to select the operating mode. See <u>Table 3</u> for a detailed description of pin signalling and <u>Figure 3</u> for the timing diagram.

All mode transitions are controlled via the STBN and EN pins, unless an undervoltage condition is detected. If V<sub>IO</sub> and (V<sub>CC</sub> or V<sub>BAT</sub>) are within their operating ranges, pin ERRN indicates the status of the error flag. Operating ranges are: V<sub>BAT</sub> = 6.5 V to 60 V, V<sub>CC</sub> = 4.75 V to 5.25 V and V<sub>IO</sub> = 2.2 V to 5.25 V.

| Mode         | STBN | EN   | ERRN <sup>[1]</sup> |            | RXEN               |                       | RXD                             |                    | Transmitter | INH   |
|--------------|------|------|---------------------|------------|--------------------|-----------------------|---------------------------------|--------------------|-------------|-------|
|              |      |      | LOW                 | HIGH       | LOW                | HIGH                  | LOW                             | HIGH               |             |       |
| Normal       | HIGH | HIGH | error flag          | error flag | bus                | bus                   | bus DATA_0                      | bus DATA_1         | enabled     | HIGH  |
| Receive-only | HIGH | LOW  | set                 | reset      | activity           | idle                  |                                 | or idle            | disabled    |       |
| Go-to-sleep  | LOW  | HIGH | error flag          | error flag | set <sup>[2]</sup> | wake<br>flag<br>reset | wake flag<br>set <sup>[2]</sup> | wake flag<br>reset |             |       |
| Standby      | LOW  | LOW  | set <sup>[2]</sup>  | reset      |                    |                       |                                 |                    |             |       |
| Sleep        | LOW  | Х    |                     |            |                    |                       |                                 |                    |             | float |

### Table 3.Pin signalling

[1] Pin ERRN provides a serial interface for retrieving diagnostic information.

[2] Valid if  $V_{\text{IO}}$  and (V\_{\text{CC}} or V\_{\text{BAT}}) are present.

TJA1081

5 of 37

### **NXP Semiconductors**

# **TJA1081**

FlexRay node transceiver





The state diagram is shown in Figure 5.

TJA1081

**TJA1081** 

FlexRay node transceiver



The state transitions are represented with numbers, which correspond with the numbers in column 3 of Table 4 to Table 7.

7 of 37

| Table 4.                | Table 4. State transitions forced by EN and STBN | forced by EN    | and STBN                                              |                                                                                                                                             |   |
|-------------------------|--------------------------------------------------|-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---|
| $\rightarrow$ indicates | the action that init                             | iates a transac | tion; $1  ightarrow$ and $2  ightarrow$ indicated the | ightarrow indicates the action that initiates a transaction; 1 $ ightarrow$ and 2 $ ightarrow$ indicated the consequences of a transaction. |   |
| Transition              | Transition Direction to Transition Pin           | Transition      | Pin                                                   | Flag                                                                                                                                        |   |
| from mode mode          |                                                  | number          | CTDN EN                                               |                                                                                                                                             | S |

| Ļ               | Transition   | Direction to                                                                                   | Transition                               | Pin                                  |                                                                           | Flag                    |                         |                         |         |                            | Note     |
|-----------------|--------------|------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------|---------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|---------|----------------------------|----------|
| frc             | from mode    | mode                                                                                           | number                                   | STBN                                 | EN                                                                        | UV <sub>VIO</sub>       | UV <sub>VBAT</sub>      | UV <sub>VCC</sub>       | PWON    | Wake                       |          |
| ž               | Normal       | Receive-only                                                                                   | ٢                                        | т                                    | ⊢<br>↑                                                                    | cleared                 | cleared                 | cleared                 | cleared | cleared                    |          |
|                 |              | Go-to-sleep                                                                                    | 7                                        | ר<br>↑                               | т                                                                         | cleared                 | cleared                 | cleared                 | cleared | cleared                    |          |
|                 |              | Standby                                                                                        | 3                                        | ⊢<br>↑                               | L<br>↓                                                                    | cleared                 | cleared                 | cleared                 | cleared | cleared                    | Ξ        |
| Å               | Receive-only | Normal                                                                                         | 4                                        | т                                    | т<br>↑                                                                    | cleared                 | cleared                 | cleared                 | ×       | ×                          |          |
|                 |              | Go-to-sleep                                                                                    | 5                                        | ∟<br>↑                               | ±<br>↑                                                                    | cleared                 | cleared                 | cleared                 | ×       | ×                          |          |
|                 |              | Standby                                                                                        | 9                                        | ר<br>↑                               | ]                                                                         | cleared                 | cleared                 | cleared                 | ×       | ×                          |          |
| ŭ               | Standby      | Normal                                                                                         | 7                                        | т<br>↑                               | ⊥<br>↑                                                                    | cleared                 | cleared                 | $2 \rightarrow cleared$ | ×       | $1 \rightarrow cleared$    | [2][3]   |
| A               |              | Receive-only                                                                                   | 8                                        | т<br>↑                               |                                                                           | cleared                 | cleared                 | $2 \rightarrow cleared$ | ×       | $1 \rightarrow \text{set}$ | [2][3]   |
| ll inforn       |              | Go-to-sleep                                                                                    | თ                                        |                                      | ⊥<br>↑                                                                    | cleared                 | cleared                 | ×                       | ×       | ×                          |          |
| -               | Go-to-sleep  | Normal                                                                                         | 10                                       | ±<br>↑                               | т                                                                         | cleared                 | cleared                 | cleared                 | ×       | $1 \rightarrow cleared$    | [2][4]   |
| provide         |              | Receive-only                                                                                   | 11                                       | ±<br>↑                               | ⊢<br>↑                                                                    | cleared                 | cleared                 | cleared                 | ×       | $1 \rightarrow \text{set}$ | [2][4]   |
| d in thi        |              | Standby                                                                                        | 12                                       |                                      | ⊢<br>↑                                                                    | cleared                 | cleared                 | ×                       | ×       | ×                          | [4]      |
| s docu          |              | Sleep                                                                                          | 13                                       |                                      | Т                                                                         | cleared                 | cleared                 | ×                       | ×       | cleared                    | <u>0</u> |
|                 | Sleep        | Normal                                                                                         | 14                                       | т<br>↑                               | т                                                                         | $2 \rightarrow cleared$ | $2 \rightarrow cleared$ | $2 \rightarrow cleared$ | ×       | $1 \rightarrow cleared$    | [2][3]   |
| s subjec        |              | Receive-only                                                                                   | 15                                       | т<br>↑                               |                                                                           | $2 \rightarrow cleared$ | $2 \rightarrow cleared$ | $2 \rightarrow cleared$ | ×       | $1 \rightarrow \text{set}$ | [2][3]   |
| E<br>t to legal | STBN must    | STBN must be set to LOW at least $t_{det(EN)}$ after the falling edge on EN                    | at least t <sub>det(EN)</sub> aft        | er the falling ∈                     | }dge on EN.                                                               |                         |                         |                         |         |                            |          |
| discla          | Positive ed  | Positive edge on pin STBN sets the wake flag. In the                                           | sets the wake fla                        | g. In the case                       | case of a transition to Normal mode the wake flag is immediately cleared. | ormal mode the wa       | ake flag is immed       | liately cleared.        |         |                            |          |
| mers.           | Setting the  | Setting the wake flag clears the UV $_{\rm VIO}$ , UV $_{\rm VBAT}$ and UV $_{\rm VCC}$ flags. | the UV <sub>VIO</sub> , UV <sub>VB</sub> | $_{\rm AT}$ and ${\rm UV}_{\rm VCC}$ | flags.                                                                    |                         |                         |                         |         |                            |          |
| [4]             |              | Hold time of go-to-sleep is less than $t_{h(gotosleep)}$ .                                     | ∋ss than t <sub>h(gotosle€</sub>         | ·(d¢                                 |                                                                           |                         |                         |                         |         |                            |          |
| [2]             |              | Hold time of go-to-sleep becomes greater than $t_{h(gotosleep)}$ .                             | comes greater the                        | an th(gotosleep).                    |                                                                           |                         |                         |                         |         |                            |          |

**Product data sheet** 

Rev. 5 — 28 November 2012

FlexRay node transceiver

|             | Direction to | Transition | Pin  |    | Flag                    |                         |                         |      |                   | Note   |
|-------------|--------------|------------|------|----|-------------------------|-------------------------|-------------------------|------|-------------------|--------|
| from mode   | mode         | number     | STBN | EN | UV <sub>VIO</sub>       | UV <sub>VBAT</sub>      | UV <sub>vcc</sub>       | PWON | Wake              |        |
| Standby     | Normal       | 16         | т    | т  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     | _      |
|             | Receive-only | 17         | т    | 1  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
|             | Go-to-sleep  | 18         |      | т  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
|             | Standby      | 19         |      | 1  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
| Go-to-sleep | Normal       | 20         | т    | т  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | $\rightarrow$ set |        |
|             | Receive-only | 21         | Т    | ]  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
|             | Standby      | 22         |      | 1  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
|             | Go-to-sleep  | 23         |      | т  | cleared                 | cleared                 | $1 \rightarrow cleared$ | ×    | $\rightarrow$ set |        |
| Sleep       | Normal       | 24         | I    | т  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | ×    | $\rightarrow$ set | [1][2] |
|             | Receive-only | 25         | I    |    | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | ×    | $\rightarrow$ set | [1][2] |
|             | Standby      | 26         |      | 1  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | ×    | ightarrow set     |        |
|             | Go-to-sleep  | 27         |      | т  | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | $1 \rightarrow cleared$ | ×    | ightarrow set     | [1][2] |

# NXP Semiconductors

FlexRay node transceiver

**TJA1081** 

| mode         number         UVvia         UVvac           Sleep         28 $\rightarrow$ set         cleared         cleared           Sleep         28 $\rightarrow$ set         cleared         cleared           Sleep         29 $\bigcirc$ set $\bigcirc$ set         cleared           Standby         30         cleared $\bigcirc$ set         cleared           Only         Sleep         31 $\rightarrow$ set         cleared           Sleep         32         cleared $\rightarrow$ set         cleared           Sleep         33         cleared $\rightarrow$ set         cleared           Standby         33         cleared $\rightarrow$ set         cleared           Sleep         36 $\rightarrow$ set         cleared $\rightarrow$ set                                                                                                                                                                                                                                                                                                            | UV <sub>vcc</sub><br>cleared<br>cleared | <b>Wake</b><br>cleared<br>cleared |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------|
| Sleep28 $\rightarrow$ setclearedclearedSleep29cleared $\rightarrow$ setclearedStandby30cleared $\rightarrow$ setclearedonlySleep31 $\rightarrow$ setclearedStandby33cleared $\rightarrow$ setclearedStandby33cleared $\rightarrow$ setclearedSteep33cleared $\rightarrow$ setclearedSteep34 $\rightarrow$ setcleared $\rightarrow$ setSleep36 $\rightarrow$ setcleared $\rightarrow$ setSleep37 $\rightarrow$ setcleared $\rightarrow$ setSleep37 $\rightarrow$ setcleared $\rightarrow$ setSleep37 $\rightarrow$ setcleared                                                                                                                   | cleared<br>cleared                      | cleared<br>cleared                |
| 29cleared $\rightarrow$ setclearedv30cleared $\rightarrow$ set $\rightarrow$ set31 $\rightarrow$ setcleared $\rightarrow$ set32 $\rightarrow$ setclearedclearedv33cleared $\rightarrow$ setv33cleared $\rightarrow$ sets34 $\rightarrow$ setcleared35cleared $\rightarrow$ set36 $\rightarrow$ setcleared37 $\rightarrow$ setcleared36 $\rightarrow$ setcleared37 $\rightarrow$ setcleared36 $\rightarrow$ setcleared37 $\rightarrow$ setcleared38 $\rightarrow$ setcleared39 $\rightarrow$ setcleared31 $\rightarrow$ setcleared32 $\rightarrow$ setcleared33 $\rightarrow$ setcleared34 $\rightarrow$ setcleared35 $\rightarrow$ setcleared36 $\rightarrow$ setcleared37 $\rightarrow$ setcleared37 $\rightarrow$ setcleared38 $\rightarrow$ setcleared39 $\rightarrow$ setcleared31 $\rightarrow$ setcleared32 $\rightarrow$ setcleared33 $\rightarrow$ setcleared34 $\rightarrow$ setcleared                                                                                                                                                                                                                                                                                                                                                                                                                         |                                         | cleared                           |
| Standby30cleared $\rightarrow$ setonlySleep31 $\rightarrow$ set $\rightarrow$ setSleep32cleared $\rightarrow$ setclearedStandby33cleared $\rightarrow$ setclearedStandby33cleared $\rightarrow$ setclearedSteep34 $\rightarrow$ setcleared $\rightarrow$ setSleep35cleared $\rightarrow$ setclearedSleep36 $\rightarrow$ setcleared $\land$ setSleep36 $\rightarrow$ setcleared $\land$ setSleep37 $\rightarrow$ setcleared $\land$ setSleep37 $\rightarrow$ setcleared $\land$ setSleep37 $\rightarrow$ setcleared $\land$ set                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         | 50 50 50                          |
| onlySleep $31$ $\rightarrow$ setclearedclearedSleep $32$ cleared $\rightarrow$ setclearedStandby $33$ cleared $\rightarrow$ setclearedStandby $33$ cleared $\rightarrow$ setclearedStandby $33$ cleared $\rightarrow$ setclearedSteep $34$ $\rightarrow$ setcleared $\rightarrow$ setSleep $36$ $\rightarrow$ setcleared $\land$ setSleep $36$ $\rightarrow$ setcleared $\land$ setSleep $36$ $\rightarrow$ setcleared $\checkmark$ set <t< td=""><td><math>\rightarrow</math> set</td><td>cleared</td></t<> | $\rightarrow$ set                       | cleared                           |
| Sleep32cleared $\rightarrow$ setclearedStandby33cleared $\rightarrow$ set $\rightarrow$ setBeep34 $\rightarrow$ setcleared $\rightarrow$ setSleep35cleared $\rightarrow$ setclearedSleep36 $\rightarrow$ setcleared $\times$ Sleep36 $\rightarrow$ setcleared $\times$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | cleared                                 | $1 \rightarrow cleared$           |
| Standby     33     cleared     cleared     → set       eep     Sleep     34     → set     cleared     cleared       Sleep     35     cleared     → set     cleared       Sleep     36     → set     cleared     ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         | $1 \rightarrow cleared$           |
| aep     Sleep     34     → set     cleared     cleared       Sleep     35     cleared     → set     cleared       Sleep     36     → set     cleared     ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | → set                                   | $1 \rightarrow cleared$           |
| Sleep     35     cleared     → set     cleared       Sleep     36     → set     cleared     X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | cleared                                 | $1 \rightarrow cleared$           |
| Sleep 36 → set cleared X<br>Close 27 cleared X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         | $1 \rightarrow cleared$           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ×                                       | $1 \rightarrow cleared$           |
| cleared → set ∧                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ×××                                     | $1 \rightarrow cleared$           |

 $UV_{VIO},\,UV_{VBAT}$  or  $UV_{VCC}$  detected clears the wake flag. ovided in this document is subject to legal disclaimers.

|                 | Direction to                         | Transition         | Pin            |                    | Flag                                                                                                                                      |                       |                       |      |                            | Note |
|-----------------|--------------------------------------|--------------------|----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|----------------------------|------|
| from mode       | mode                                 | number             | STBN           | EN                 | UV <sub>VIO</sub>                                                                                                                         | UV <sub>VBAT</sub>    | UV <sub>VCC</sub>     | PWON | Wake                       | 1    |
| Standby         | Normal                               | 38                 | T              | т                  | cleared                                                                                                                                   | cleared               | $\rightarrow$ cleared | ×    | ×                          |      |
|                 | Receive-only                         | 39                 | т              | 1                  | cleared                                                                                                                                   | cleared               | $\rightarrow$ cleared | ×    | ×                          |      |
| Sleep           | Normal                               | 40                 | т              | т                  | cleared                                                                                                                                   | $\rightarrow$ cleared | cleared               | ×    | $1 \rightarrow cleared$    |      |
|                 | Normal                               | 41                 | т              | т                  | $\rightarrow$ cleared                                                                                                                     | cleared               | cleared               | ×    | ×                          |      |
|                 | Receive-only                         | 42                 | т              |                    | cleared                                                                                                                                   | $\rightarrow$ cleared | cleared               | ×    | $1 \rightarrow \text{set}$ |      |
|                 | Receive-only                         | 43                 | т              |                    | $\rightarrow$ cleared                                                                                                                     | cleared               | cleared               | ×    | ×                          |      |
|                 | Standby                              | 44                 |                |                    | cleared                                                                                                                                   | $\rightarrow$ cleared | cleared               | ×    | $1 \rightarrow \text{set}$ |      |
|                 | Sleep                                | 45                 |                | ×                  | $\rightarrow$ cleared                                                                                                                     | cleared               | cleared               | ×    | cleared                    |      |
|                 | Go-to-sleep                          | 46                 |                | I                  | cleared                                                                                                                                   | $\rightarrow$ cleared | cleared               | ×    | $1 \rightarrow \text{set}$ |      |
|                 | Sleep                                | 47                 | _              | Х                  | $\rightarrow$ cleared                                                                                                                     | cleared               | cleared               | Х    | cleared                    |      |
| [1] Recovery c  | Recovery of UV <sub>VCC</sub> flag.  |                    |                |                    |                                                                                                                                           |                       |                       |      |                            |      |
| [2] Recovery c  | Recovery of UV <sub>VBAT</sub> flag. |                    |                |                    |                                                                                                                                           |                       |                       |      |                            |      |
| [3] Clearing th | e UV <sub>VBAT</sub> flag set        | s the wake flag. I | In the case of | a transition to No | Clearing the UV <sub>VBAT</sub> flag sets the wake flag. In the case of a transition to Normal mode the wake flag is immediately cleared. | e flag is immediat    | tely cleared.         |      |                            |      |
| [4] Recovery c  | Recovery of UV <sub>VIO</sub> flag.  |                    |                |                    |                                                                                                                                           |                       |                       |      |                            |      |

**Product data sheet** 

### 6.2.1 Normal mode

In Normal mode the transceiver is able to transmit and receive data via the bus lines BP and BM. The output of the normal receiver is directly connected to pin RXD.

Transmitter behavior in Normal mode, with no time-out present on pins TXEN and BGE and the temperature flag not set (TEMP HIGH = 0; see <u>Table 9</u>), is detailed in <u>Table 8</u>.

In this mode, pin INH is set HIGH.

| Table 8. | Trans | smitter f | unction table                                                                                     |
|----------|-------|-----------|---------------------------------------------------------------------------------------------------|
| BGE      | TXEN  | TXD       | Transmitter                                                                                       |
| L        | Х     | Х         | transmitter is disabled                                                                           |
| Х        | Н     | Х         | transmitter is disabled                                                                           |
| Н        | L     | Н         | transmitter is enabled; the bus lines are actively driven; BP is driven HIGH and BM is driven LOW |
| Η        | L     | L         | transmitter is enabled; the bus lines are actively driven; BP is driven LOW and BM is driven HIGH |

### 6.2.2 Receive-only mode

In Receive-only mode the transceiver can only receive data. The transmitter is disabled, regardless of the voltage levels on pins BGE and TXEN.

In this mode, pin INH is set HIGH.

### 6.2.3 Standby mode

Standby mode is a low-power mode featuring very low current consumption. In this mode, the transceiver cannot transmit or receive data. The low-power receiver is activated to monitor the bus for wake-up patterns.

A transition to Standby mode can be triggered by applying the appropriate levels on pins EN and STBN (see Figure 5 and Table 4) or if an undervoltage is detected on pin  $V_{CC}$  (see Figure 5 and Section 6.2.5).

In this mode, pin INH is set HIGH.

If the wake flag is set, pins RXEN and RXD are driven LOW; otherwise pins RXEN and RXD are set HIGH (see <u>Section 6.3</u>).

### 6.2.4 Go-to-sleep mode

In this mode, the transceiver behaves as in Standby mode. If this mode is selected for a time longer than the go-to-sleep hold time  $(t_{h(gotosleep)})$  and the wake flag has been previously cleared, the transceiver will enter Sleep mode, regardless of the voltage on pin EN.

### 6.2.5 Sleep mode

Sleep mode is a low-power mode. The only difference between Sleep mode and Standby mode is that pin INH is set floating in Sleep mode. A transition to Sleep mode will be triggered from all other modes if the  $UV_{VIO}$  flag or the  $UV_{VBAT}$  flag is set (see Table 6).

If an undervoltage is detected on pin  $V_{CC}$  or  $V_{BAT}$  while  $V_{IO}$  is present, the wake flag is set by a positive edge on pin STBN, provided that  $V_{IO}$  and  $(V_{CC} \text{ or } V_{BAT})$  are present.

TJA1081 Product data sheet The undervoltage flags will be reset when the wake flag is set, and the transceiver will enter the mode indicated by the levels on pins EN and STBN if  $V_{IO}$  is present.

### 6.3 Wake-up mechanism

From Sleep mode (pin INH is switched off), the transceiver will enter Standby or Go-to-sleep mode (depending on the level at pin EN) if the wake flag is set. Consequently, pin INH is switched on.

If an undervoltage is not detected on pins  $V_{IO}$ ,  $V_{CC}$  and  $V_{BAT}$ , the transceiver will switch immediately to the mode indicated by the levels on pins EN and STBN.

In Standby, Go-to-sleep and Sleep modes, pins RXD and RXEN are driven LOW if the wake flag is set.

### 6.3.1 Remote wake-up

### 6.3.1.1 Bus wake-up via wake-up pattern

Bus wake-up is detected if two consecutive DATA\_0 of at least  $t_{det(wake)DATA_0}$  separated by an idle or DATA\_1 of at least  $t_{det(wake)idle}$ , followed by an idle or DATA\_1 of at least  $t_{det(wake)idle}$  are present on the bus lines within  $t_{det(wake)tot}$ .



### 6.3.1.2 Bus wake-up via dedicated FlexRay data frame

The reception of a dedicated data frame, emulating a valid wake-up pattern, as shown in Figure 7, sets the wake-up flag of the TJA1081.

Due to the Byte Start Sequence (BSS), preceding each byte, the DATA\_0 and DATA\_1 phases for the wake-up symbol are interrupted every 1  $\mu$ s. For 10 Mbit/s the maximum interruption time is 130 ns. Such interruptions do not prevent the transceiver from recognizing the wake-up pattern in the payload of a data frame.

The wake-up flag will not be set if an invalid wake-up pattern is received.

TJA1081

### **NXP Semiconductors**



### 6.3.2 Local wake-up via pin WAKE

If the voltage on pin WAKE is lower than  $V_{th(det)(WAKE)}$  for longer than  $t_{wake(WAKE)}$  (falling edge on pin WAKE) a local wake-up event on pin WAKE is detected. At the same time, the biasing of this pin is switched to pull-down.

If the voltage on pin WAKE is higher than  $V_{th(det)(WAKE)}$  for longer than  $t_{wake(WAKE)}$ , the biasing of this pin is switched to pull-up, and no local wake-up will be detected.



**Product data sheet** 

© NXP B.V. 2012. All rights reserved.

14 of 37

**TJA1081** 

FlexRay node transceiver

### 6.4 Fail-silent behavior

In order to be fail silent, undervoltage detection and a reset mechanism for the digital state machine are implemented.

If an undervoltage is detected on pins  $V_{CC}$ ,  $V_{IO}$  and/or  $V_{BAT}$ , the transceiver will enter a low-power mode. This ensures the passive and defined behavior of the transmitter and receiver when an undervoltage is detected.

In the range between the minimum operating voltage and the undervoltage detection threshold, the principle functions of the transmitter and receiver are maintained. However, in this range parameters (e.g. thresholds and delays of the transmitter and receiver) may deviate from the levels specified for the operating range.

The digital state machine is supplied by V<sub>CC</sub>, V<sub>IO</sub> or V<sub>BAT</sub>, depending on which voltage is available. Therefore, the digital state machine will be properly supplied as long as the voltage on pin  $V_{CC}$  or pin  $V_{IO}$  remains above 4.75 V or the voltage on pin  $V_{BAT}$  remains above 6.5 V.

If the voltage on all pins (i.e. V<sub>CC</sub>, V<sub>IO</sub> and V<sub>BAT</sub>) breaks down, a reset signal will be given to the digital state machine as soon as the internal supply voltage for the digital state machine becomes too low for the proper operation of the state machine. This ensures the passive and defined behavior of the digital state machine in the event of an overall supply voltage breakdown.

### 6.4.1 V<sub>BAT</sub> undervoltage

If the UV<sub>VBAT</sub> flag is set, the transceiver will enter Sleep mode (pin INH is switched off) regardless of the voltages present on pins EN and STBN. If the undervoltage recovers, the wake flag will be set and the transceiver will enter the mode determined by the voltages on pins EN and STBN.

### 6.4.2 V<sub>CC</sub> undervoltage

If the UV<sub>VCC</sub> flag is set, the transceiver will enter Standby mode regardless of the voltages present on pins EN and STBN. If the undervoltage recovers or the wake flag is set, mode switching via pins EN and STBN is possible.

### 6.4.3 V<sub>IO</sub> undervoltage

If the voltage on pin V<sub>IO</sub> is lower than V<sub>uvd(VIO)</sub> (even if the UV<sub>VIO</sub> flag is reset) pins EN, STBN, TXD and BGE are set LOW (internally) and pin TXEN is set HIGH (internally). If the UV<sub>VIO</sub> flag is set, the transceiver will enter Sleep mode (pin INH is switched off). If the undervoltage recovers or the wake flag is set, mode switching via pins EN and STBN is possible.

### 6.5 Flags

### 6.5.1 Local wake-up source flag

The local wake-up source flag can only be set in a low-power mode. When a wake-up event is detected on pin WAKE (see Section 6.3.2), the local wake-up source flag is set. The local wake-up source flag is reset by entering a low-power mode.

### 6.5.2 Remote wake-up source flag

The remote wake-up source flag can only be set in a low-power mode if pin  $V_{BAT}$  is within its operating range. When a remote wake-up event is detected on the bus lines (see <u>Section 6.3.1</u>), the remote wake-up source flag is set. The remote wake-up source flag is reset by entering a low-power mode.

### 6.5.3 Wake flag

The wake flag is set if one of the following events occurs:

- The local or remote wake-up source flag is set (edge sensitive)
- A positive edge is detected on pin STBN when V<sub>IO</sub> is present
- Recovery of the UV<sub>VBAT</sub> flag

The wake flag is reset by entering Normal mode, a low-power mode or by setting one of the undervoltage flags.

### 6.5.4 Power-on flag

The PWON power-on flag is set if the internal supply voltage for the digital part becomes higher than the lowest value it needs to operate. Entering Normal mode resets the PWON flag.

### 6.5.5 Temperature medium flag

The temperature medium flag is set if the junction temperature exceeds  $T_{j(warn)(medium)}$  in a normal-power mode while pin  $V_{BAT}$  is within its operating range. The temperature medium flag is reset when the junction temperature drops below  $T_{j(warn)(medium)}$  in a normal-power mode with pin  $V_{BAT}$  within its operating range or after a read of the status register in a low-power mode while pin  $V_{BAT}$  is within its operating range. No action will be taken if this flag is set.

### 6.5.6 Temperature high flag

The temperature high flag is set if the junction temperature exceeds  $T_{j(dis)(high)}$  in a normal-power mode while pin  $V_{BAT}$  is within its operating range.

The temperature high flag is reset if a negative edge is applied to pin TXEN while the junction temperature is lower than  $T_{j(dis)(high)}$  in a normal-power mode with pin  $V_{BAT}$  within its operating range.

If the temperature high flag is set, the transmitter will be disabled.

### 6.5.7 TXEN\_BGE clamped flag

The TXEN\_BGE clamped flag is set if pin TXEN is LOW and pin BGE is HIGH for longer than  $t_{detCL(TXEN_BGE)}$ . The TXEN\_BGE clamped flag is reset if pin TXEN is HIGH or pin BGE is LOW. If the TXEN\_BGE flag is set, the transmitter is disabled.

### 6.5.8 Bus error flag

The bus error flag is set if pin TXEN is LOW and pin BGE is HIGH and the data received from the bus lines (pins BP and BM) are different to that received on pin TXD. The transmission of any valid communication element, including a wake-up pattern, does not lead to bus error indication.

TJA1081 Product data sheet © NXP B.V. 2012. All rights reserved

16 of 37

17 of 37

The error flag is reset if the data on the bus lines (pins BP and BM) are the same as on pin TXD or if the transmitter is disabled. No action will be taken if the bus error flag is set.

### 6.5.9 UV<sub>VBAT</sub> flag

The UV<sub>VBAT</sub> flag is set if the voltage on pin V<sub>BAT</sub> is lower than V<sub>uvd(VBAT)</sub>. The UV<sub>VBAT</sub> flag is reset if the voltage is higher than V<sub>uvd(VBAT)</sub> or by setting the wake flag; see Section 6.4.1.

### 6.5.10 UV<sub>VCC</sub> flag

The UV<sub>VCC</sub> flag is set if the voltage on pin  $V_{CC}$  is lower than  $V_{uvd(VCC)}$  for longer than t<sub>det(uv)(VCC)</sub>. The flag is reset if the voltage on pin V<sub>CC</sub> is higher than V<sub>uvd(VCC)</sub> for longer than  $t_{rec(uv)(VCC)}$  or the wake flag is set; see Section 6.4.2.

#### 6.5.11 UV<sub>VIO</sub> flag

The UV<sub>VIO</sub> flag is set if the voltage on pin  $V_{IO}$  is lower than  $V_{uvd(VIO)}$  for longer than  $t_{det(uv)(VIO)}$ . The flag is reset if the voltage on pin V<sub>IO</sub> is higher than V<sub>uvd(VIO)</sub> or the wake flag is set; see Section 6.4.3.

### 6.5.12 Error flag

The error flag is set if one of the status bits S4 to S10 is set. The error flag is reset if none of the S4 to S10 status bits are set; see Table 9.

### 6.6 Status register

The status register can be read out on pin ERRN by using pin EN as clock; the status bits are given in Table 9. The timing diagram is shown in Figure 9.

The status register is accessible if:

- UV<sub>VIO</sub> flag is not set and the voltage on pin V<sub>IO</sub> is between 4.75 V and 5.25 V
- UV<sub>VCC</sub> flag is not set and the voltage on pin V<sub>IO</sub> is between 2.2 V and 4.75 V

After reading the status register, if no edge is detected on pin EN for longer than t<sub>det(EN)</sub>, the status bits (S4 to S12) will be cleared if the corresponding flag has been reset. Pin ERRN is LOW if the corresponding status bit is set.

#### Table 9. **Status bits**

| Bit number | Status bit       | Description                                                          |
|------------|------------------|----------------------------------------------------------------------|
| S0         | LOCAL WAKEUP     | local wake-up source flag is redirected to this bit                  |
| S1         | REMOTE WAKEUP    | remote wake-up source flag is redirected to this bit                 |
| S2         | -                | not used; always set                                                 |
| S3         | PWON             | status bit set means PWON flag has been set previously               |
| S4         | BUS ERROR        | status bit set means bus error flag has been set previously          |
| S5         | TEMP HIGH        | status bit set means temperature high flag has been set previously   |
| S6         | TEMP MEDIUM      | status bit set means temperature medium flag has been set previously |
| S7         | TXEN_BGE CLAMPED | status bit set means TXEN_BGE clamped flag has been set previously   |
| S8         | UVVBAT           | status bit set means $UV_{VBAT}$ flag has been set previously        |
| S9         | UVVCC            | status bit set means $UV_{VCC}$ flag has been set previously         |

© NXP B.V. 2012. All rights reserved TJA1081 All information provided in this document is subject to legal disclaimers. **Product data sheet** Rev. 5 — 28 November 2012

## **NXP Semiconductors**

FlexRay node transceiver

| Table 9. S | tatus bitscontinued |                                                              |
|------------|---------------------|--------------------------------------------------------------|
| Bit number | Status bit          | Description                                                  |
| S10        | UVVIO               | status bit set means $UV_{VIO}$ flag has been set previously |
| S11        | -                   | not used; always reset                                       |
| S12        | -                   | not used; always reset                                       |
| -          |                     |                                                              |



FlexRay node transceiver

# 7. Limiting values

### Table 10. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol               | Parameter                       | Conditions                      | Min             | Max                    | Unit |
|----------------------|---------------------------------|---------------------------------|-----------------|------------------------|------|
| V <sub>BAT</sub>     | battery supply voltage          | no time limit                   | -0.3            | +60                    | V    |
| V <sub>CC</sub>      | supply voltage                  | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>IO</sub>      | supply voltage on pin $V_{IO}$  | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>INH</sub>     | voltage on pin INH              |                                 | -0.3            | V <sub>BAT</sub> + 0.3 | V    |
| I <sub>O(INH)</sub>  | output current on pin INH       | no time limit                   | -1              | -                      | mA   |
| V <sub>WAKE</sub>    | voltage on pin WAKE             |                                 | -0.3            | V <sub>BAT</sub> + 0.3 | V    |
| I <sub>o(WAKE)</sub> | output current on pin WAKE      | pin GND not connected           | -15             | -                      | mA   |
| V <sub>BGE</sub>     | voltage on pin BGE              | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>TXEN</sub>    | voltage on pin TXEN             | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>TXD</sub>     | voltage on pin TXD              | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>ERRN</sub>    | voltage on pin ERRN             | no time limit                   | -0.3            | V <sub>IO</sub> + 0.3  | V    |
| V <sub>RXD</sub>     | voltage on pin RXD              | no time limit                   | -0.3            | V <sub>IO</sub> + 0.3  | V    |
| V <sub>RXEN</sub>    | voltage on pin RXEN             | no time limit                   | -0.3            | V <sub>IO</sub> + 0.3  | V    |
| V <sub>EN</sub>      | voltage on pin EN               | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>STBN</sub>    | voltage on pin STBN             | no time limit                   | -0.3            | +5.5                   | V    |
| V <sub>BP</sub>      | voltage on pin BP               | no time limit                   | -60             | +60                    | V    |
| V <sub>BM</sub>      | voltage on pin BM               | no time limit                   | -60             | +60                    | V    |
| V <sub>trt</sub>     | transient voltage               | on pins BM and BP               | <u>[1]</u> –100 | -                      | V    |
|                      |                                 |                                 | [2] _           | 75                     | V    |
|                      |                                 |                                 | <u>3</u> –150   | -                      | V    |
|                      |                                 |                                 | [4]             | 100                    | V    |
| T <sub>stg</sub>     | storage temperature             |                                 | -55             | +150                   | °C   |
| T <sub>vj</sub>      | virtual junction temperature    |                                 | <u>[5]</u> –40  | +150                   | °C   |
| V <sub>ESD</sub>     | electrostatic discharge voltage | HBM on pins BP and BM to ground | <u>6</u> –8.0   | +8.0                   | kV   |
|                      |                                 | HBM at any other pin            | <u>6</u> –4.0   | +4.0                   | kV   |
|                      |                                 | MM on all pins                  | <u>7</u> –200   | +200                   | V    |
|                      |                                 | CDM on all pins                 | <u>8</u> –1000  | +1000                  | V    |

[1] According to ISO7637, test pulse 1, class C; verified by an external test house.

[2] According to ISO7637, test pulse 2a, class C; verified by an external test house.

[3] According to ISO7637, test pulse 3a, class C; verified by an external test house.

[4] According to ISO7637, test pulse 3b, class C; verified by an external test house.

[5] In accordance with IEC 60747-1. An alternative definition of  $T_{vj}$  is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

[6] HBM: C = 100 pF; R = 1.5 k $\Omega$ .

 $\label{eq:main_state} [7] \quad \mbox{MM: C} = 200 \mbox{ pF; L} = 0.75 \mbox{ } \mu\mbox{H; R} = 10 \mbox{ } \Omega.$ 

[8] CDM:  $R = 1 \Omega$ .

19 of 37

# 8. Thermal characteristics

| Table 11.            | Thermal characteristics                     |             |     |      |  |
|----------------------|---------------------------------------------|-------------|-----|------|--|
| Symbol               | Parameter                                   | Conditions  | Тур | Unit |  |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 118 | K/W  |  |

# 9. Static characteristics

### Table 12. Static characteristics

All parameters are guaranteed for  $V_{BAT} = 6.5$  V to 60 V;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.2$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $R_{bus} = 45 \Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                  | Parameter                                                         | Conditions                                                                                                                             | Min                | Тур   | Max                  | Unit        |
|-------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|----------------------|-------------|
| Pin V <sub>BAT</sub>    |                                                                   |                                                                                                                                        |                    |       |                      |             |
| I <sub>BAT</sub>        | battery supply current                                            | low-power modes;<br>no load on pin INH                                                                                                 | -                  | -     | 55                   | μA          |
|                         |                                                                   | normal-power modes                                                                                                                     | -                  | -     | 1                    | mA          |
| V <sub>uvd(VBAT)</sub>  | undervoltage detection voltage on pin V <sub>BAT</sub>            |                                                                                                                                        | 2.75               | -     | 4.5                  | V           |
| Pin V <sub>CC</sub>     |                                                                   |                                                                                                                                        |                    |       |                      |             |
| I <sub>CC</sub>         | supply current                                                    | low-power modes                                                                                                                        | -1                 | 0     | +10                  | μΑ          |
|                         |                                                                   | Normal mode;<br>V <sub>BGE</sub> = 0 V; V <sub>TXEN</sub> = V <sub>IO</sub> ;<br>Receive-only mode                                     | -                  | -     | 15                   | mA          |
|                         |                                                                   | $V_{BGE} = V_{IO}; V_{TXEN} = 0 V$                                                                                                     | mA                 |       |                      |             |
|                         |                                                                   | Normal mode;<br>$V_{BGE} = V_{IO}; V_{TXEN} = 0 V;$<br>$R_{bus} = \infty \Omega$                                                       | -                  | -     | 15                   | mA          |
| V <sub>uvd(VCC)</sub>   | undervoltage detection voltage on pin $V_{\rm CC}$                | $\begin{array}{l} (V_{BAT} \geq 5.5 \text{ V AND} \\ V_{IO} \geq 4.75 \text{ V}) \text{ OR} \\ V_{BAT} \geq 6.5 \text{ V} \end{array}$ | 2.75               | 3.7   | 4.5                  | V           |
| Pin V <sub>IO</sub>     |                                                                   |                                                                                                                                        |                    |       |                      |             |
| I <sub>IO</sub>         | supply current on pin V <sub>IO</sub>                             | low-power modes                                                                                                                        | -1                 | +1    | +10                  | μΑ          |
|                         |                                                                   | Normal and Receive-only modes; $V_{TXD} = V_{IO}$                                                                                      | -                  | -     | 1000                 | μA          |
| V <sub>uvd(VIO)</sub>   | undervoltage detection voltage on pin $V_{\mbox{\scriptsize IO}}$ |                                                                                                                                        | 1                  | 1.5   | 2                    | V           |
| V <sub>uvr(VIO)</sub>   | undervoltage recovery voltage on pin $V_{\text{IO}}$              |                                                                                                                                        | 1                  | 1.6   | 2.2                  | V           |
| V <sub>uvhys(VIO)</sub> | undervoltage hysteresis voltage on<br>pin V <sub>IO</sub>         | V <sub>BAT</sub> > 5.5 V                                                                                                               | 25                 | -     | 200                  | mV          |
| Pin EN                  |                                                                   |                                                                                                                                        |                    |       |                      |             |
| V <sub>IH(EN)</sub>     | HIGH-level input voltage on pin EN                                |                                                                                                                                        | 0.7V <sub>IO</sub> | -     | 5.5                  | V           |
| V <sub>IL(EN)</sub>     | LOW-level input voltage on pin EN                                 |                                                                                                                                        | -0.3               | -     | $0.3V_{IO}$          | V           |
| I <sub>IH(EN)</sub>     | HIGH-level input current on pin EN                                | $V_{EN} = 0.7 V_{IO}$                                                                                                                  | 3                  | -     | 11                   | μΑ          |
| I <sub>IL(EN)</sub>     | LOW-level input current on pin EN                                 | V <sub>EN</sub> = 0 V                                                                                                                  | -1                 | 0     | +1                   | μΑ          |
| Pin STBN                |                                                                   |                                                                                                                                        |                    |       |                      |             |
| V <sub>IH(STBN)</sub>   | HIGH-level input voltage on pin STBN                              |                                                                                                                                        | $0.7 V_{IO}$       | -     | 5.5                  | V           |
| JA1081                  | All information provided in this                                  | document is subject to legal disclaimers.                                                                                              |                    | © NXI | P B.V. 2012. All rig | hts reserve |
|                         |                                                                   |                                                                                                                                        |                    |       |                      |             |

Product data sheet

### Table 12. Static characteristics ...continued

| All parameters are guaranteed for $V_{BAT} = 6.5$ V to 60 V; $V_{CC} = 4.75$ V to 5.25 V; $V_{IO} = 2.2$ V to 5.25 V; $T_{vj} = -40$ °C to +150 °C; |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| $R_{bus} = 45 \Omega$ unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.              |

| Symbol                | Parameter                             | Conditions                                                                                                                          | Min                | Тур  | Max                      | Unit |
|-----------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------------|------|
| V <sub>IL(STBN)</sub> | LOW-level input voltage on pin STBN   |                                                                                                                                     | -0.3               | -    | 0.3V <sub>IO</sub>       | V    |
| I <sub>IH(STBN)</sub> | HIGH-level input current on pin STBN  | $V_{STBN} = 0.7 V_{IO}$                                                                                                             | 3                  | -    | 11                       | μA   |
| I <sub>IL(STBN)</sub> | LOW-level input current on pin STBN   | V <sub>STBN</sub> = 0 V                                                                                                             | -1                 | 0    | +1                       | μΑ   |
| Pin TXEN              |                                       |                                                                                                                                     |                    |      |                          |      |
| V <sub>IH(TXEN)</sub> | HIGH-level input voltage on pin TXEN  |                                                                                                                                     | $0.7 V_{IO}$       | -    | 5.5                      | V    |
| V <sub>IL(TXEN)</sub> | LOW-level input voltage on pin TXEN   |                                                                                                                                     | -0.3               | -    | $0.3V_{IO}$              | V    |
| I <sub>IH(TXEN)</sub> | HIGH-level input current on pin TXEN  | $V_{TXEN} = V_{IO}$                                                                                                                 | -1                 | 0    | +1                       | μΑ   |
| I <sub>IL(TXEN)</sub> | LOW-level input current on pin TXEN   | $V_{TXEN} = 0.3 V_{IO}$                                                                                                             | -15                | -    | -3                       | μΑ   |
| I <sub>L(TXEN)</sub>  | leakage current on pin TXEN           | $V_{TXEN} = 5.25 \text{ V}; V_{IO} = 0 \text{ V}$                                                                                   | -1                 | 0    | +1                       | μΑ   |
| Pin BGE               |                                       |                                                                                                                                     |                    |      |                          |      |
| V <sub>IH(BGE)</sub>  | HIGH-level input voltage on pin BGE   |                                                                                                                                     | $0.7 V_{IO}$       | -    | 5.5                      | V    |
| V <sub>IL(BGE)</sub>  | LOW-level input voltage on pin BGE    |                                                                                                                                     | -0.3               | -    | $0.3V_{IO}$              | V    |
| I <sub>IH(BGE)</sub>  | HIGH-level input current on pin BGE   | $V_{BGE} = 0.7 V_{IO}$                                                                                                              | 3                  | -    | 11                       | μΑ   |
| I <sub>IL(BGE)</sub>  | LOW-level input current on pin BGE    | V <sub>BGE</sub> = 0 V                                                                                                              | -1                 | 0    | +1                       | μΑ   |
| Pin TXD               |                                       |                                                                                                                                     |                    |      |                          |      |
| V <sub>IH(TXD)</sub>  | HIGH-level input voltage on pin TXD   | normal-power modes                                                                                                                  | 0.7V <sub>IO</sub> | -    | V <sub>IO</sub> +<br>0.3 | V    |
| V <sub>IL(TXD)</sub>  | LOW-level input voltage on pin TXD    | normal-power modes                                                                                                                  | -0.3               | -    | $0.3V_{IO}$              | V    |
| I <sub>IH(TXD)</sub>  | HIGH-level input current on pin TXD   | $V_{TXD} = V_{IO}$                                                                                                                  | 70                 | 230  | 650                      | μΑ   |
| I <sub>IL(TXD)</sub>  | LOW-level input current on pin TXD    | normal-power modes;<br>V <sub>TXD</sub> = 0 V                                                                                       | -5                 | 0    | +5                       | μΑ   |
|                       |                                       | low-power modes                                                                                                                     | -1                 | 0    | +1                       | μΑ   |
| I <sub>LI(TXD)</sub>  | input leakage current on pin TXD      | $V_{TXD} = 5.25 \text{ V}; V_{IO} = 0 \text{ V}$                                                                                    | -1                 | 0    | +1                       | μA   |
| C <sub>i(TXD)</sub>   | input capacitance on pin TXD          | not tested; with respect to I<br>all other pins at ground;<br>$V_{TXD} = 100 \text{ mV}$ ; f = 5 MHz                                | <u>1]</u> _        | 5    | 10                       | pF   |
| Pin RXD               |                                       |                                                                                                                                     |                    |      |                          |      |
| I <sub>OH(RXD)</sub>  | HIGH-level output current on pin RXD  | $V_{RXD} = V_{IO} - 0.4 V;$<br>$V_{IO} = V_{CC}$                                                                                    | -20                | -    | -2                       | mA   |
| I <sub>OL(RXD)</sub>  | LOW-level output current on pin RXD   | $V_{RXD} = 0.4 V$                                                                                                                   | 2                  | -    | 20                       | mA   |
| Pin ERRN              |                                       |                                                                                                                                     |                    |      |                          |      |
| I <sub>OH(ERRN)</sub> | HIGH-level output current on pin ERRN | $\label{eq:Verror} \begin{array}{l} V_{\text{ERRN}} = V_{\text{IO}} - 0.4 \ \text{V}; \\ V_{\text{IO}} = V_{\text{CC}} \end{array}$ | -1500              | -600 | -100                     | μΑ   |
| I <sub>OL(ERRN)</sub> | LOW-level output current on pin ERRN  | $V_{\text{ERRN}} = 0.4 \text{ V}$                                                                                                   | 300                | 700  | 1500                     | μΑ   |
| Pin RXEN              |                                       |                                                                                                                                     |                    |      |                          |      |
| I <sub>OH(RXEN)</sub> | HIGH-level output current on pin RXEN | $\label{eq:VRXEN} \begin{array}{l} V_{RXEN} = V_{IO} - 0.4 \ V; \\ V_{IO} = V_{CC} \end{array}$                                     | -4                 | -1.7 | -0.5                     | mA   |
| I <sub>OL(RXEN)</sub> | LOW-level output current on pin RXEN  | $V_{RXEN} = 0.4 V$                                                                                                                  | 1                  | 3.2  | 8                        | mA   |

### Table 12. Static characteristics ...continued

All parameters are guaranteed for  $V_{BAT} = 6.5$  V to 60 V;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.2$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $R_{bus} = 45 \Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                                      | Parameter                                                                 | Conditions                                                                                                                                                            | Min         | Тур                | Max                | Unit |
|---------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|--------------------|------|
| Pins BP and                                 | BM                                                                        |                                                                                                                                                                       |             |                    |                    |      |
| V <sub>o(idle)(BP)</sub>                    | idle output voltage on pin BP                                             | Normal or Receive-only mode; $V_{TXEN} = V_{IO}$                                                                                                                      | $0.4V_{CC}$ | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                                             |                                                                           | Standby, Go-to-sleep or Sleep mode                                                                                                                                    | -0.1        | 0                  | +0.1               | V    |
| V <sub>o(idle)(BM)</sub>                    | idle output voltage on pin BM                                             | Normal or Receive-only mode; $V_{TXEN} = V_{IO}$                                                                                                                      | $0.4V_{CC}$ | 0.5V <sub>CC</sub> | 0.6V <sub>CC</sub> | V    |
|                                             |                                                                           | Standby, Go-to-sleep or<br>Sleep mode                                                                                                                                 | -0.1        | 0                  | +0.1               | V    |
| I <sub>o(idle)</sub> BP                     | idle output current on pin BP                                             | –60 V $\leq$ V_{BP} $\leq$ +60 V; with respect to GND and V_BAT                                                                                                       | -7.5        | -                  | +7.5               | mA   |
| I <sub>o(idle)BM</sub>                      | idle output current on pin BM                                             | –60 V $\leq$ V_{BM} $\leq$ +60 V; with respect to GND and V_BAT                                                                                                       | -7.5        | -                  | +7.5               | mA   |
| V <sub>o(idle)(dif)</sub>                   | differential idle output voltage                                          |                                                                                                                                                                       | -25         | 0                  | +25                | mV   |
| V <sub>OH(dif)</sub>                        | differential HIGH-level output voltage                                    | $\begin{array}{l} 40 \ \Omega \leq R_{bus} \leq 55 \ \Omega; \\ V_{CC} = 5 \ V; \ C_{bus} = 100 \ pF \end{array}$                                                     | 600         | 850                | 1500               | mV   |
| V <sub>OL(dif)</sub>                        | differential LOW-level output voltage                                     | $\begin{array}{l} 40 \ \Omega \leq R_{bus} \leq 55 \ \Omega; \\ V_{CC} = 5 \ V; \ C_{bus} = 100 \ pF \end{array}$                                                     | -1 500      | -850               | -600               | mV   |
| V <sub>IH(dif)</sub>                        | differential HIGH-level input voltage                                     | normal-power modes;<br>-10 V $\leq$ V_{BP} $\leq$ +15 V;<br>-10 V $\leq$ V_{BM} $\leq$ +15 V                                                                          | 150         | 210                | 300                | mV   |
| V <sub>IL(dif)</sub>                        | differential LOW-level input voltage                                      | normal-power modes;<br>-10 V $\leq$ V_{BP} $\leq$ +15 V;<br>-10 V $\leq$ V_{BM} $\leq$ +15 V                                                                          | -300        | -210               | -150               | mV   |
|                                             |                                                                           | $\begin{array}{l} \text{low-power modes;} \\ -10 \text{ V} \leq \text{V}_{BP} \leq +15 \text{ V;} \\ -10 \text{ V} \leq \text{V}_{BM} \leq +15 \text{ V} \end{array}$ | -400        | -210               | -100               | mV   |
| $ \Delta V_{i(dif)(H-L)} $                  | differential input volt. diff. betw. HIGH-<br>and LOW-levels (abs. value) | normal-power modes;<br>$(V_{BP} + V_{BM}) / 2 = 2.5 V$                                                                                                                | -           | -                  | 10                 | %    |
| $ V_{i(\text{dif})\text{det}(\text{act})} $ | activity detection differential input voltage (absolute value)            | normal-power modes                                                                                                                                                    | 150         | 210                | 300                | mV   |
| I <sub>O(sc)</sub>                          | short-circuit output current (absolute value)                             | on pin BP; 0 V $\leq$ V <sub>BP</sub> $\leq$ 60 V                                                                                                                     | -           | -                  | 35                 | mA   |
|                                             |                                                                           | on pin BM; 0 V $\leq$ V <sub>BM</sub> $\leq$ 60 V                                                                                                                     | -           | -                  | 35                 | mA   |
|                                             |                                                                           | on pins BP and BM;<br>$V_{BP} = V_{BM}$ :<br>$0 V \le V_{BP} \le 60 V$ ;<br>$0 V \le V_{BM} \le 60 V$                                                                 | -           | -                  | 35                 | mA   |
| R <sub>i(BP)</sub>                          | input resistance on pin BP                                                | idle level; $R_{bus} = \infty \Omega$                                                                                                                                 | 10          | 18.5               | 40                 | kΩ   |
| R <sub>i(BM)</sub>                          | input resistance on pin BM                                                | idle level; $R_{bus} = \infty \Omega$                                                                                                                                 | 10          | 18.5               | 40                 | kΩ   |
| R <sub>i(dif)(BP-BM)</sub>                  | differential input resistance between pin BP and pin BM                   | idle level; R_bus = $\infty \; \Omega$                                                                                                                                | 20          | 37                 | 80                 | kΩ   |
| I <sub>LI(BP)</sub>                         | input leakage current on pin BP                                           | V <sub>BP</sub> = 5 V;<br>V <sub>BAT</sub> = V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                                                                  | -10         | 0                  | +10                | μΑ   |

| TJA1081            | All information provided in this document is subject to legal disclaimers. | © NXP B.V. 2012. All rights reserved. |
|--------------------|----------------------------------------------------------------------------|---------------------------------------|
| Product data sheet | Rev. 5 — 28 November 2012                                                  | 22 of 37                              |

### Table 12. Static characteristics ... continued

All parameters are guaranteed for  $V_{BAT} = 6.5$  V to 60 V;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.2$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $R_{bus} = 45 \Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                            | Parameter                                                   | Conditions                                                                                               |            | Min                       | Тур                       | Max                       | Unit |
|-----------------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------|---------------------------|---------------------------|---------------------------|------|
| I <sub>LI(BM)</sub>               | input leakage current on pin BM                             | $V_{BM} = 5 \text{ V};$<br>$V_{BAT} = V_{CC} = V_{IO} = 0 \text{ V}$                                     |            | -10                       | 0                         | +10                       | μΑ   |
| V <sub>cm(bus)(DATA_0)</sub>      | DATA_0 bus common-mode voltage                              | $R_{bus} = 45 \ \Omega$                                                                                  |            | $0.4V_{CC}$               | $0.5V_{CC}$               | $0.6V_{CC}$               | V    |
| V <sub>cm(bus)(DATA_1)</sub>      | DATA_1 bus common-mode voltage                              | $R_{bus} = 45 \ \Omega$                                                                                  |            | $0.4V_{CC}$               | $0.5V_{CC}$               | $0.6V_{CC}$               | V    |
| $\Delta V_{\text{cm(bus)}}$       | bus common-mode voltage difference                          | $R_{bus} = 45 \ \Omega$                                                                                  |            | -25                       | 0                         | +25                       | mV   |
| $C_{i(BP)}$                       | input capacitance on pin BP                                 | not tested; with respect to all other pins at ground; $V_{BP} = 100 \text{ mV}$ ; f = 5 MHz              | [1]        | -                         | 8                         | 15                        | pF   |
| C <sub>i(BM)</sub>                | input capacitance on pin BM                                 | not tested; with respect to all other pins at ground; $V_{BM} = 100 \text{ mV}$ ; f = 5 MHz              | <u>[1]</u> | -                         | 8                         | 15                        | pF   |
| $C_{i(\text{dif})(\text{BP-BM})}$ | differential input capacitance between pin<br>BP and pin BM | not tested; with respect to<br>all other pins at ground;<br>$V_{(BM-BP)} = 100 \text{ mV};$<br>f = 5 MHz | <u>[1]</u> | -                         | 2                         | 5                         | pF   |
| Pin INH                           |                                                             |                                                                                                          |            |                           |                           |                           |      |
| V <sub>OH(INH)</sub>              | HIGH-level output voltage on pin INH                        | $I_{INH} = -0.2 \text{ mA}$                                                                              |            | V <sub>BAT</sub> –<br>0.8 | V <sub>BAT</sub> –<br>0.3 | V <sub>BAT</sub> –<br>0.1 | V    |
| I <sub>L(INH)</sub>               | leakage current on pin INH                                  | Sleep mode                                                                                               |            | -5                        | 0                         | +5                        | μΑ   |
| I <sub>OL(INH)</sub>              | LOW-level output current on pin INH                         | V <sub>INH</sub> = 0 V                                                                                   |            | -15                       | -5                        | -1                        | mA   |
| Pin WAKE                          |                                                             |                                                                                                          |            |                           |                           |                           |      |
| V <sub>th(det)(WAKE)</sub>        | detection threshold voltage on pin WAKE                     | low-power mode                                                                                           |            | 2.5                       | -                         | 4.5                       | V    |
| I <sub>IL(WAKE)</sub>             | LOW-level input current on pin WAKE                         | $V_{WAKE} = 2.4 V$ for<br>t > $t_{wake(WAKE)}$                                                           |            | 3                         | -                         | 11                        | μΑ   |
| I <sub>IH(WAKE)</sub>             | HIGH-level input current on pin WAKE                        | $V_{WAKE} = 4.6 V$ for<br>t > $t_{wake(WAKE)}$                                                           |            | -11                       | -                         | -3                        | μΑ   |
| Temperature pr                    | otection                                                    |                                                                                                          |            |                           |                           |                           |      |
| T <sub>j(warn)(medium)</sub>      | medium warning junction temperature                         | V <sub>BAT</sub> > 5.5 V                                                                                 |            | 155                       | 165                       | 175                       | °C   |
| T <sub>j(dis)(high)</sub>         | high disable junction temperature                           | V <sub>BAT</sub> > 5.5 V                                                                                 |            | 180                       | 190                       | 200                       | °C   |
| Power-on reset                    | :                                                           |                                                                                                          |            |                           |                           |                           |      |
| V <sub>th(det)POR</sub>           | power-on reset detection threshold voltage                  |                                                                                                          |            | 3.0                       | -                         | 3.4                       | V    |
| V <sub>th(rec)POR</sub>           | power-on reset recovery threshold voltage                   |                                                                                                          |            | 3.1                       | -                         | 3.5                       | V    |
| V <sub>hys(POR)</sub>             | power-on reset hysteresis voltage                           |                                                                                                          |            | 100                       | -                         | 200                       | mV   |

[1] These values are based on measurements taken on several samples (less than 10 pieces). These measurements have taken place in the laboratory and have been done at T<sub>amb</sub> = 25 °C and T<sub>amb</sub> = 125 °C. No characterization has been done for these parameters. No industrial test will be performed on production products.

# **10.** Dynamic characteristics

### Table 13. Dynamic characteristics

All parameters are guaranteed for  $V_{BAT} = 6.5$  V to 60 V;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.2$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $R_{bus} = 45 \Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                         | Parameter                                                     | Conditions                                                                                   | Min          | Тур | Max | Unit |
|--------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------|-----|-----|------|
| Pins BP and BI                 | M                                                             |                                                                                              |              |     |     |      |
| t <sub>d(TXD-bus)</sub>        | delay time from TXD to bus                                    | Normal mode                                                                                  | <u>[1]</u>   |     |     |      |
|                                |                                                               | DATA_0                                                                                       | -            | -   | 50  | ns   |
|                                |                                                               | DATA_1                                                                                       | -            | -   | 50  | ns   |
| $\Delta t_{d(TXD-bus)}$        | delay time difference from TXD to bus                         | Normal mode; between<br>DATA_0 and DATA_1                                                    | <u>[1]</u> - | -   | 4   | ns   |
| $t_{d(bus-RXD)}$               | delay time from bus to RXD                                    | Normal mode;<br>C <sub>RXD</sub> = 15 pF; see <u>Figure 11</u>                               |              |     |     |      |
|                                |                                                               | DATA_0                                                                                       | -            | -   | 50  | ns   |
|                                |                                                               | DATA_1                                                                                       | -            | -   | 50  | ns   |
| $\Delta t_{d(\text{bus-RXD})}$ | delay time difference from bus to RXD                         | Normal mode $C_{RXD} = 15 \text{ pF};$<br>between DATA_0 and<br>DATA_1; see <u>Figure 11</u> | -            | -   | 5   | ns   |
| t <sub>d(TXEN-busidle)</sub>   | delay time from TXEN to bus idle                              | Normal mode                                                                                  | -            | 46  | 80  | ns   |
| t <sub>d(TXEN-busact)</sub>    | delay time from TXEN to bus active                            | Normal mode                                                                                  | -            | 39  | 75  | ns   |
| t <sub>d(BGE-busidle)</sub>    | delay time from BGE to bus idle                               | Normal mode                                                                                  | -            | 47  | 100 | ns   |
| t <sub>d(BGE-busact)</sub>     | delay time from BGE to bus active                             | Normal mode                                                                                  | -            | 40  | 75  | ns   |
| t <sub>d(bus)(idle-act)</sub>  | bus delay time from idle to active                            | Normal mode                                                                                  | -            | 7   | 30  | ns   |
| t <sub>d(bus)(act-idle)</sub>  | bus delay time from active to idle                            | Normal mode                                                                                  | -            | 7   | 30  | ns   |
| t <sub>r(dif)(bus)</sub>       | bus differential rise time                                    | 10 % to 90 %; $R_{bus}$ = 45 Ω;<br>$C_{bus}$ = 100 pF                                        | 5            | 17  | 25  | ns   |
| $t_{f(dif)(bus)}$              | bus differential fall time                                    | 90 % to 10 %; R <sub>bus</sub> = 45 Ω;<br>C <sub>bus</sub> = 100 pF                          | 5            | 17  | 25  | ns   |
| WAKE symbol                    | detection                                                     |                                                                                              |              |     |     |      |
| t <sub>det(wake)DATA_0</sub>   | DATA_0 wake-up detection time                                 | Standby or Sleep mode;                                                                       | 1            | -   | 4   | μs   |
| t <sub>det(wake)idle</sub>     | idle wake-up detection time                                   | <sup>−</sup> −10 V ≤ V <sub>BP</sub> ≤ +15 V;<br>− −10 V ≤ V <sub>BM</sub> ≤ +15 V           | 1            | -   | 4   | μS   |
| t <sub>det(wake)tot</sub>      | total wake-up detection time                                  | $=-10 \text{ v} \ge \text{vBW} \ge +12 \text{ v}$                                            | 50           | -   | 115 | μS   |
| Undervoltage                   |                                                               |                                                                                              |              |     |     |      |
| t <sub>det(uv)(VCC)</sub>      | undervoltage detection time on pin $V_{\text{CC}}$            |                                                                                              | 100          | -   | 670 | ms   |
| t <sub>rec(uv)(VCC)</sub>      | undervoltage recovery time on pin $V_{\mbox{\scriptsize CC}}$ |                                                                                              | 1            | -   | 5.2 | ms   |
| t <sub>det(uv)(VIO)</sub>      | undervoltage detection time on pin $V_{\text{IO}}$            |                                                                                              | 100          | -   | 670 | ms   |
| t <sub>det(uv)(VBAT)</sub>     | undervoltage detection time on pin $V_{\text{BAT}}$           |                                                                                              | -            | -   | 1   | ms   |
| Activity detecti               | on                                                            |                                                                                              |              |     |     |      |
| t <sub>det(act)(bus)</sub>     | activity detection time on bus pins                           | $V_{dif}$ : 0 mV $\rightarrow$ 400 mV                                                        | 100          | -   | 250 | ns   |
| t <sub>det(idle)(bus)</sub>    | idle detection time on bus pins                               | $V_{dif}$ : 400 mV $\rightarrow$ 0 mV                                                        | 100          | -   | 245 | ns   |
| Mode control p                 | ins                                                           |                                                                                              |              |     |     |      |
| $t_{d(STBN-RXD)}$              | STBN to RXD delay time                                        | STBN HIGH to RXD HIGH;<br>wake flag set                                                      | -            | -   | 2   | μS   |

Product data sheet

TJA1081

### Table 13. Dynamic characteristics ...continued

All parameters are guaranteed for  $V_{BAT} = 6.5$  V to 60 V;  $V_{CC} = 4.75$  V to 5.25 V;  $V_{IO} = 2.2$  V to 5.25 V;  $T_{vj} = -40$  °C to +150 °C;  $R_{bus} = 45 \Omega$  unless otherwise specified. All voltages are defined with respect to ground; positive currents flow into the IC.

| Symbol                       | Parameter                           | Conditions                                                                                       | Min  | Тур | Max   | Unit |
|------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------|------|-----|-------|------|
| $t_{d(STBN-stb)}$            | delay time from STBN to standby mod | e STBN LOW to Standby mode; Receive-only mode <sup>[2]</sup>                                     | -    | -   | 10    | μS   |
| t <sub>h(gotosleep)</sub>    | go-to-sleep hold time               |                                                                                                  | 20   | 35  | 50    | μS   |
| Status register              |                                     |                                                                                                  |      |     |       |      |
| t <sub>det(EN)</sub>         | detection time on pin EN            | for mode control                                                                                 | 20   | -   | 80    | μS   |
| T <sub>EN</sub>              | time period on pin EN               | for reading status bits                                                                          | 4    | -   | 20    | μS   |
| t <sub>d(EN-ERRN)</sub>      | delay time from EN to ERRN          | for reading status bits                                                                          | -    | -   | 2     | μS   |
| WAKE                         |                                     |                                                                                                  |      |     |       |      |
| t <sub>wake</sub> (WAKE)     | wake-up time on pin WAKE            | low-power modes; falling edge on pin WAKE; $6.5 \text{ V} \leq \text{V}_{BAT} \leq 27 \text{ V}$ | 5    | 28  | 100   | μS   |
|                              |                                     | low-power modes; falling edge on pin WAKE; 27 V < $V_{BAT} \le 60$ V                             | 25   | 75  | 175   | μS   |
| Miscellaneous                |                                     |                                                                                                  |      |     |       |      |
| t <sub>detCL(TXEN BGE)</sub> | TXEN_BGE clamp detection time       |                                                                                                  | 2600 | -   | 10400 | μS   |

 $t_{detCL(TXEN\_BGE)} \quad TXEN\_BGE \ clamp \ detection \ time$ 

[1] Rise and fall time (10 % to 90 %) of  $t_{r(TXD)}$  and  $t_{f(TXD)} = 5$  ns  $\pm 1$  ns.

[2] Same parameter is guaranteed by design for the transition from Normal to Go-to-sleep mode.

## **NXP Semiconductors**

# **TJA1081**

### FlexRay node transceiver



© NXP B.V. 2012. All rights reserved.

**Product data sheet** 

Rev. 5 — 28 November 2012

FlexRay node transceiver



TJA1081

# **11. Test information**





TJA1081 FlexRay node transceiver

# 12. Package outline



### Fig 14. Package outline SOT338-1 (SSOP16)

TJA1081 Product data sheet

# 13. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 13.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 13.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 13.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

TJA1081 Product data sheet © NXP B.V. 2012. All rights reserved

30 of 37

### 13.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 15</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 14 and 15

### Table 14. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |
|------------------------|---------------------------------|-------|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |
|                        | < 350                           | ≥ 350 |  |  |
| < 2.5                  | 235                             | 220   |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |

### Table 15. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |
|------------------------|---------------------------------|-------------|--------|
|                        | Volume (mm <sup>3</sup> )       |             |        |
|                        | < 350                           | 350 to 2000 | > 2000 |
| < 1.6                  | 260                             | 260         | 260    |
| 1.6 to 2.5             | 260                             | 250         | 245    |
| > 2.5                  | 250                             | 245         | 245    |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 15.

TJA1081 FlexRay node transceiver



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

TJA1081

**Product data sheet** 

# 14. Appendix

# 14.1 EPL 3.0.1 requirements implemented in the TJA1081

| EPL 3.0.1 parameter                                        | Description                                                                                      |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| -                                                          | wake-up via dedicated data frames                                                                |
| R <sub>DCLoad</sub>                                        | transmitter output voltage defined for DC bus load of 40 $\Omega$ to 55 $\Omega\!/100~\text{pF}$ |
| dBDTx10, dBDTx01                                           | transmitter delay: $\leq$ 75 ns                                                                  |
| uData0_LP                                                  | receiver thresholds for detecting DATA_0 in low-power modes: -400 mV (min).<br>-100 mV (max)     |
| dBDRxai                                                    | idle reaction time: 50 ns to 275 ns                                                              |
| dBDActivityDetection                                       | activity detection time 100 ns to 250 ns                                                         |
| dBDRxia                                                    | activity reaction time: 100 ns to 325 ns                                                         |
| uData1 –  uData0                                           | receiver threshold mismatch: $\leq$ 30 mV                                                        |
| dBDRx10, dBDRx01                                           | receiver delay: $\leq$ 75 ns                                                                     |
| dBusRx0BD, dBusRx1BD                                       | minimum bit time: 70 ns                                                                          |
| C_StarTxD, C_BDTxD                                         | maximum input capacitance on pin TXD: 10 pF                                                      |
| dBDTxRxai                                                  | idle loop delay: $\leq$ 325 ns                                                                   |
| -                                                          | BD_Off mode defined                                                                              |
|                                                            | Short circuit currents:                                                                          |
| iBP <sub>BMShortMax</sub> ,iBM <sub>BPShortMax</sub>       | BP shorted to BM: < 60 mA; no time limit                                                         |
| iBP <sub>GNDShortMax</sub> ,iBM <sub>GNDShortMax</sub>     | BP/BM shorted to ground: < 60 mA; no time limit                                                  |
| iBP <sub>-5ShortMax</sub> ,iBM <sub>-5ShortMax</sub>       | BP/BM shorted to $-5$ V: < 60 mA; no time limit                                                  |
| iBP <sub>BAT48ShortMax</sub> ,iBM <sub>BAT27ShortMax</sub> | BP/BM shorted to 27 V: < 60 mA; no time limit                                                    |
| iBP <sub>BAT48ShortMax</sub> ,iBM <sub>BAT27ShortMax</sub> | BP/BM shorted to 48 V: < 72 mA; no time limit                                                    |
| iBP <sub>BAT60ShortMax</sub> ,iBM <sub>BAT60ShortMax</sub> | BP/BM shorted to 60 V: < 90 mA; for 400 ms (max)                                                 |
| dBDRV <sub>CC</sub>                                        | V <sub>CC</sub> undervoltage recovery time: 10 ms (max)                                          |
| uINH1 <sub>Not_Sleep</sub>                                 | voltage drop from $V_{BAT}$ to INH: $\leq$ 1 V @ 200 $\mu A$ and $V_{BAT} \geq$ 5.5 V            |
| iINH1 <sub>Leak</sub>                                      | leakage current, when INH is floating: $\leq 10 \ \mu\text{A}$                                   |
| -                                                          | Qualification according to AEC-Q100 temperature classes                                          |
| uESDExt                                                    | 6 kV ESD (min) on pins BP and BM according to HBM (100 pF/1500 $\Omega)$                         |
| uESDInt                                                    | 2 kV ESD (min) on all other pins according to HBM (100 pF/1500 $\Omega$ )                        |

FlexRay node transceiver

# **15. Abbreviations**

| Table 17. Abbreviations |                               |  |  |  |
|-------------------------|-------------------------------|--|--|--|
| Abbreviation            | Description                   |  |  |  |
| BSS                     | Byte Start Sequence           |  |  |  |
| CDM                     | Charged Device Model          |  |  |  |
| ECU                     | Electronic Control Unit       |  |  |  |
| EMC                     | ElectroMagnetic Compatibility |  |  |  |
| EME                     | ElectroMagnetic Emission      |  |  |  |
| EMI                     | ElectroMagnetic Immunity      |  |  |  |
| ESD                     | ElectroStatic Discharge       |  |  |  |
| HBM                     | Human Body Model              |  |  |  |
| MM                      | Machine Model                 |  |  |  |
| TSS                     | Transmission Start Sequence   |  |  |  |

# 16. References

- [1] EPL FlexRay Communications System Electrical Physical Layer Specification Version 2.1 Rev. A, FlexRay Consortium, Dec. 2005
- [2] EPL FlexRay Communications System Electrical Physical Layer Specification Version 3.0.1, FlexRay Consortium
- [3] TJA1080A FlexRay transceiver data sheet, www.nxp.com

# 17. Revision history

| Document ID    | Release date          | Data sheet status                                                                                                                                                           | Change notice            | Supersedes  |
|----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------|
| TJA1081 v.5    | 20121128              | Product data sheet                                                                                                                                                          | -                        | TJA1081 v.4 |
| Modifications: | • <u>Table 10</u> : p | $\frac{2}{2}$ : V <sub>BAT</sub> , V <sub>CC</sub> and V <sub>IO</sub> operatin<br>parameter values revised: V <sub>BA</sub><br>parameter values revised: V <sub>IL(c</sub> | T, $V_{CC}$ and $V_{IO}$ |             |
| JA1081 v.4     | 20110224              | Product data sheet                                                                                                                                                          | -                        | TJA1081 v.3 |
| TJA1081 v.3    | 20090904              | Product data sheet                                                                                                                                                          | -                        | TJA1081 v.2 |
| TJA1081 v.2    | 20090728              | Product data sheet                                                                                                                                                          | -                        | TJA1081 v.1 |
| JA1081 v.1     | 20090415              | Preliminary data sheet                                                                                                                                                      | -                        | -           |

34 of 37

# **18. Legal information**

#### 18.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com

### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer. unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 **Disclaimers**

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

### FlexRay node transceiver

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

## 18.4 Licenses

### NXP ICs with FlexRay functionality

This NXP product contains functionality that is compliant with the FlexRay specifications.

These specifications and the material contained in them, as released by the FlexRay Consortium, are for the purpose of information only. The FlexRay Consortium and the companies that have contributed to the specifications shall not be liable for any use of the specifications.

The material contained in these specifications is protected by copyright and other types of Intellectual Property Rights. The commercial exploitation of the material contained in the specifications requires a license to such Intellectual Property Rights.

These specifications may be utilized or reproduced without any modification, in any form or by any means, for informational purposes only. For any other purpose, no part of the specifications may be utilized or reproduced, in any form or by any means, without permission in writing from the publisher.

The FlexRay specifications have been developed for automotive applications only. They have neither been developed nor tested for non-automotive applications.

The word FlexRay and the FlexRay logo are registered trademarks.

### 18.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# **19. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

TJA1081

Rev. 5 — 28 November 2012

36 of 37

# **TJA1081**

FlexRay node transceiver

# 20. Contents

| 1              | General description 1                                    |
|----------------|----------------------------------------------------------|
| 2              | Features and benefits 1                                  |
| 2.1            | Optimized for time triggered communication systems       |
| 2.2            | - )                                                      |
| 2.2            | Ferrer                                                   |
| 2.3<br>2.4     | Diagnosis (detection and signalling)                     |
| 2.4            | Protection 2<br>Functional classes according to FlexRay  |
| 2.0            | electrical physical layer specification                  |
|                | (see <u>Ref. 1</u> ) 2                                   |
| 3              | Ordering information 2                                   |
| 4              | Block diagram 3                                          |
| 5              | Pinning information 4                                    |
| 5.1            | Pinning                                                  |
| 5.2            | Pin description 4                                        |
| 6              | Functional description 5                                 |
| 6.1            | Operating modes 5                                        |
| 6.1.1          | Bus activity and idle detection                          |
| 6.2            | Mode control pins: STBN and EN                           |
| 6.2.1          | Normal mode 12                                           |
| 6.2.2          | Receive-only mode 12                                     |
| 6.2.3          | Standby mode                                             |
| 6.2.4          | Go-to-sleep mode 12                                      |
| 6.2.5          | Sleep mode 12                                            |
| 6.3            | Wake-up mechanism 13                                     |
| 6.3.1          | Remote wake-up 13                                        |
| 6.3.1.1        | Bus wake-up via wake-up pattern 13                       |
| 6.3.1.2        | Bus wake-up via dedicated FlexRay                        |
|                | data frame                                               |
| 6.3.2          | Local wake-up via pin WAKE                               |
| 6.4            | Fail-silent behavior 15                                  |
| 6.4.1          | V <sub>BAT</sub> undervoltage 15                         |
| 6.4.2          | V <sub>CC</sub> undervoltage 15                          |
| 6.4.3          | V <sub>IO</sub> undervoltage                             |
| 6.5            | Flags                                                    |
| 6.5.1          | Local wake-up source flag                                |
| 6.5.2          | Remote wake-up source flag 16                            |
| 6.5.3<br>6.5.4 | Wake flag         16           Device on flag         10 |
|                | Power-on flag                                            |
| 6.5.5<br>6.5.6 |                                                          |
| 6.5.7          | Temperature high flag                                    |
| 6.5.8          | Bus error flag                                           |
| 6.5.9          | UV <sub>VBAT</sub> flag                                  |
| 6.5.10         | $UV_{VCC}$ flag                                          |
| 6.5.11         | UV <sub>VIO</sub> flag                                   |
| 6.5.12         | Error flag                                               |
| 5.0.12         |                                                          |

| 6.6  | Status register                    | 17 |
|------|------------------------------------|----|
| 7    | Limiting values                    | 19 |
| 8    | Thermal characteristics            | 20 |
| 9    | Static characteristics             | 20 |
| 10   | Dynamic characteristics            | 24 |
| 11   | Test information                   | 28 |
| 12   | Package outline                    | 29 |
| 13   | Soldering of SMD packages          | 30 |
| 13.1 | Introduction to soldering.         | 30 |
| 13.2 | Wave and reflow soldering          | 30 |
| 13.3 | Wave soldering                     | 30 |
| 13.4 | Reflow soldering                   | 31 |
| 14   | Appendix                           | 33 |
| 14.1 | EPL 3.0.1 requirements implemented |    |
|      | in the TJA1081                     | 33 |
| 15   | Abbreviations                      | 34 |
| 16   | References                         | 34 |
| 17   | Revision history                   | 34 |
| 18   | Legal information                  | 35 |
| 18.1 | Data sheet status                  | 35 |
| 18.2 | Definitions                        | 35 |
| 18.3 | Disclaimers                        | 35 |
| 18.4 | Licenses                           | 36 |
| 18.5 | Trademarks                         | 36 |
| 19   | Contact information                | 36 |
| 20   | Contents                           | 37 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 28 November 2012 Document identifier: TJA1081