TJA1042 High-speed CAN transceiver with Standby mode Rev. 10 – 24 November 2017 Pro

**Product data sheet** 

### 1. General description

The TJA1042 high-speed CAN transceiver provides an interface between a Controller Area Network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed CAN applications in the automotive industry, providing the differential transmit and receive capability to (a microcontroller with) a CAN protocol controller.

The TJA1042 belongs to the third generation of high-speed CAN transceivers from NXP Semiconductors, offering significant improvements over first- and second-generation devices such as the TJA1040. It offers improved ElectroMagnetic Compatibility (EMC) and ElectroStatic Discharge (ESD) performance, and also features:

- · Ideal passive behavior to the CAN bus when the supply voltage is off
- A very low-current Standby mode with bus wake-up capability
- TJA1042T/3 and TJA1042TK/3 can be interfaced directly to microcontrollers with supply voltages from 3 V to 5 V

The TJA1042 implements the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5. This implementation enables reliable communication in the CAN FD fast phase at data rates up to 5 Mbit/s.

These features make the TJA1042 an excellent choice for all types of HS-CAN networks, in nodes that require a low-power mode with wake-up capability via the CAN bus.

### 2. Features and benefits

### 2.1 General

- ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5 compliant
- Timing guaranteed for data rates up to 5 Mbit/s in the CAN FD fast phase
- Suitable for 12 V and 24 V systems
- Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)
- V<sub>IO</sub> input on TJA1042T/3 and TJA1042TK/3 allows for direct interfacing with 3 V to 5 V microcontrollers
- SPLIT voltage output on TJA1042T for stabilizing the recessive bus level
- Available in SO8 package and leadless HVSON8 package (3.0 mm × 3.0 mm) with improved Automated Optical Inspection (AOI) capability
- Dark green product (halogen free and Restriction of Hazardous Substances (RoHS) compliant)
- AEC-Q100 qualified



### 2.2 Predictable and fail-safe behavior

- Very low-current Standby mode with host and bus wake-up capability
- Functional behavior predictable under all supply conditions
- Transceiver disengages from the bus when not powered up (zero load)
- Transmit Data (TXD) dominant time-out function
- Bus-dominant time-out function in Standby mode
- Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub>

### 2.3 Protections

- High ESD handling capability on the bus pins (±8 kV)
- High voltage robustness on CAN pins (±58 V)
- Bus pins protected against transients in automotive environments
- Thermally protected

### 3. Quick reference data

| Table 1. Quick reference dat |
|------------------------------|
|------------------------------|

| Symbol                | Parameter                                             | Conditions                                       | Min | Тур | Max  | Unit |
|-----------------------|-------------------------------------------------------|--------------------------------------------------|-----|-----|------|------|
| V <sub>CC</sub>       | supply voltage                                        |                                                  | 4.5 | -   | 5.5  | V    |
| V <sub>IO</sub>       | supply voltage on pin V <sub>IO</sub>                 |                                                  | 2.8 | -   | 5.5  | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin $V_{CC}$        |                                                  | 3.5 | -   | 4.5  | V    |
| V <sub>uvd(VIO)</sub> | undervoltage detection voltage on pin $V_{\text{IO}}$ |                                                  | 1.3 | 2.0 | 2.7  | V    |
| I <sub>CC</sub>       | supply current                                        | Standby mode                                     | -   | 10  | 15   | μA   |
|                       |                                                       | Normal mode; bus recessive                       | 2.5 | 5   | 10   | mA   |
|                       |                                                       | Normal mode; bus dominant                        | 20  | 45  | 70   | mA   |
| I <sub>IO</sub>       | supply current on pin $V_{IO}$                        | Standby mode; V <sub>TXD</sub> = V <sub>IO</sub> | 5   | -   | 14   | μA   |
|                       |                                                       | Normal mode                                      |     |     |      |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}$                    | 15  | 80  | 200  | μA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V                 | -   | 350 | 1000 | μA   |
| V <sub>ESD</sub>      | electrostatic discharge voltage                       | IEC 61000-4-2 at pins CANH and CANL              | -8  | -   | +8   | kV   |
| V <sub>CANH</sub>     | voltage on pin CANH                                   |                                                  | -58 | -   | +58  | V    |
| V <sub>CANL</sub>     | voltage on pin CANL                                   |                                                  | -58 | -   | +58  | V    |
| T <sub>vi</sub>       | virtual junction temperature                          |                                                  | -40 | -   | +150 | °C   |

## 4. Ordering information

| Type number <sup>[1]</sup> | Package |                                                                                                                   |          |
|----------------------------|---------|-------------------------------------------------------------------------------------------------------------------|----------|
|                            | Name    | Description                                                                                                       | Version  |
| TJA1042T                   | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                                         | SOT96-1  |
| TJA1042T/3                 | SO8     | plastic small outline package; 8 leads; body width 3.9 mm                                                         | SOT96-1  |
| TJA1042TK/3                | HVSON8  | plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body $3 \times 3 \times 0.85$ mm | SOT782-1 |

[1] TJA1042T with SPLIT pin; TJA1042T/3 and TJA1042TK/3 with  $V_{\rm IO}$  pin.

### 5. Block diagram



#### TJA1042

**Product data sheet** 

## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

#### Table 3. Pin description

| Symbol          | Pin                | Description                                                                       |  |  |  |
|-----------------|--------------------|-----------------------------------------------------------------------------------|--|--|--|
| TXD             | 1                  | transmit data input                                                               |  |  |  |
| GND             | 2 <mark>[1]</mark> | ground supply                                                                     |  |  |  |
| V <sub>CC</sub> | 3                  | supply voltage                                                                    |  |  |  |
| RXD             | 4                  | receive data output; reads out data from the bus lines                            |  |  |  |
| SPLIT           | 5                  | common-mode stabilization output; in TJA1042T version only                        |  |  |  |
| V <sub>IO</sub> | 5                  | supply voltage for I/O level adapter; in TJA1042T/3 and TJA1042TK/3 versions only |  |  |  |
| CANL            | 6                  | LOW-level CAN bus line                                                            |  |  |  |
| CANH            | 7                  | HIGH-level CAN bus line                                                           |  |  |  |
| STB             | 8                  | Standby mode control input                                                        |  |  |  |

 HVSON8 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is recommended that the exposed center pad also be soldered to board ground.

Downloaded from Arrow.com.

### 7. Functional description

The TJA1042 is a HS-CAN stand-alone transceiver with Standby mode. It combines the functionality of the PCA82C250, PCA82C251 and TJA1040 transceivers with improved EMC and ESD handling capability and quiescent current performance. Improved slope control and high DC handling capability on the bus pins provide additional application flexibility.

The TJA1042 is available in two versions, distinguished only by the function of pin 5:

- The TJA1042T is backwards compatible with the TJA1040 when used with a 5 V microcontroller, and also covers existing PCA82C250 and PCA82C251 applications
- The TJA1042T/3 and TJA1042TK/3 allow for direct interfacing to microcontrollers with supply voltages down to 3 V

### 7.1 Operating modes

The TJA1042 supports two operating modes, Normal and Standby, which are selected via pin STB. See <u>Table 4</u> for a description of the operating modes under normal supply conditions.

| Mode    | Pin STB |                          |                                |
|---------|---------|--------------------------|--------------------------------|
|         |         | LOW                      | HIGH                           |
| Normal  | LOW     | bus dominant             | bus recessive                  |
| Standby | HIGH    | wake-up request detected | no wake-up request<br>detected |

#### Table 4.Operating modes

#### 7.1.1 Normal mode

A LOW level on pin STB selects Normal mode. In this mode, the transceiver can transmit and receive data via the bus lines CANH and CANL (see <u>Figure 1</u> for the block diagram). The differential receiver converts the analog data on the bus lines into digital data which is output to pin RXD. The slopes of the output signals on the bus lines are controlled internally and are optimized in a way that guarantees the lowest possible EME.

### 7.1.2 Standby mode

A HIGH level on pin STB selects Standby mode. In Standby mode, the transceiver is not able to transmit or correctly receive data via the bus lines. The transmitter and Normal-mode receiver blocks are switched off to reduce supply current, and only a low-power differential receiver monitors the bus lines for activity. The wake-up filter on the output of the low-power receiver does not latch bus dominant states, but ensures that only bus dominant and bus recessive states that persist longer than t<sub>fltr(wake)bus</sub> are reflected on pin RXD.

In Standby mode, the bus lines are biased to ground to minimize the system supply current. The low-power receiver is supplied by  $V_{IO}$ , and is capable of detecting CAN bus activity even if  $V_{IO}$  is the only supply voltage available. When pin RXD goes LOW to signal a wake-up request, a transition to Normal mode will not be triggered until STB is forced LOW.

TJA1042 Product data sheet

#### High-speed CAN transceiver with Standby mode



### 7.2 Fail-safe features

### 7.2.1 TXD dominant time-out function

A 'TXD dominant time-out' timer is started when pin TXD is set LOW. If the LOW state on pin TXD persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when pin TXD is set to HIGH. The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s.

### 7.2.2 Bus dominant time-out function

In Standby mode a 'bus dominant time-out' timer is started when the CAN bus changes from recessive to dominant state. If the dominant state on the bus persists for longer than  $t_{to(dom)bus}$ , the RXD pin is reset to HIGH. This function prevents a clamped dominant bus (due to a bus short-circuit or a failure in one of the other nodes on the network) from generating a permanent wake-up request. The bus dominant time-out timer is reset when the CAN bus changes from dominant to recessive state.

### 7.2.3 Internal biasing of TXD and STB input pins

Pins TXD and STB have internal pull-ups to  $V_{IO}$  to ensure a safe, defined state in case one or both of these pins are left floating. Pull-up currents flow in these pins in all states; both pins should be held HIGH in Standby mode to minimize standby current.

### 7.2.4 Undervoltage detection on pins $V_{CC}$ and $V_{IO}$

Should V<sub>CC</sub> drop below the V<sub>CC</sub> undervoltage detection level, V<sub>uvd(VCC)</sub>, the transceiver will switch to Standby mode. The logic state of pin STB will be ignored until V<sub>CC</sub> has recovered.

Should  $V_{IO}$  drop below the  $V_{IO}$  undervoltage detection level,  $V_{uvd(VIO)}$ , the transceiver will switch off and disengage from the bus (zero load) until  $V_{IO}$  has recovered.

### 7.2.5 Overtemperature protection

The output drivers are protected against overtemperature conditions. If the virtual junction temperature exceeds the shutdown junction temperature,  $T_{j(sd)}$ , the output drivers will be disabled until the virtual junction temperature falls below  $T_{j(sd)}$  and TXD becomes recessive again. Including the TXD condition ensures that output driver oscillation due to temperature drift is avoided.

### 7.3 SPLIT output pin and V<sub>IO</sub> supply pin

Two versions of the TJA1042 are available, only differing in the function of a single pin. Pin 5 is either a SPLIT output pin or a  $V_{IO}$  supply pin.

### 7.3.1 SPLIT pin

Using the SPLIT pin on the TJA1042T in conjunction with a split termination network (see Figure 4 and Figure 7) can help to stabilize the recessive voltage level on the bus. This will reduce EME in networks with DC leakage to ground (e.g. from deactivated nodes with poor bus leakage performance). In Normal mode, pin SPLIT delivers a DC output voltage of  $0.5V_{CC}$ . In Standby mode or when  $V_{CC}$  is off, pin SPLIT is floating. When not used, the SPLIT pin should be left open.



### 7.3.2 V<sub>IO</sub> supply pin

Pin V<sub>IO</sub> on the TTJA1042T/3 and TJA1042TK/3 should be connected to the microcontroller supply voltage (see Figure 8). This will adjust the signal levels of pins TXD, RXD and STB to the I/O levels of the microcontroller. Pin V<sub>IO</sub> also provides the internal supply voltage for the low-power differential receiver of the transceiver. For applications running in low-power mode, this allows the bus lines to be monitored for activity even if there is no supply voltage on pin V<sub>CC</sub>.

For versions of the TJA1042 without a V<sub>IO</sub> pin, the V<sub>IO</sub> input is internally connected to V<sub>CC</sub>. This sets the signal levels of pins TXD, RXD and STB to levels compatible with 5 V microcontrollers.

### 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to GND.

| Symbol                    | Parameter                                | Conditions                                                    | Min  | Max  | Unit |
|---------------------------|------------------------------------------|---------------------------------------------------------------|------|------|------|
| V <sub>x</sub>            | voltage on pin x <sup>[1]</sup>          | on pins CANH, CANL and SPLIT                                  | -58  | +58  | V    |
|                           |                                          | on any other pin                                              | -0.3 | +7   | V    |
| V <sub>(CANH</sub> -CANL) | voltage between pin CANH<br>and pin CANL |                                                               | -27  | +27  | V    |
| V <sub>trt</sub>          | transient voltage                        | on pins CANH, CANL                                            |      |      |      |
|                           |                                          | pulse 1                                                       | -100 | -    | V    |
|                           |                                          | pulse 2a                                                      | -    | 75   | V    |
|                           |                                          | pulse 3a                                                      | -150 | -    | V    |
|                           |                                          | pulse 3b                                                      | -    | 100  | V    |
| V <sub>ESD</sub>          | electrostatic discharge voltage          | IEC 61000-4-2 (150 pF, 330 Ω) [3]                             |      |      |      |
|                           |                                          | at pins CANH and CANL                                         | -8   | +8   | kV   |
|                           |                                          | Human Body Model (HBM); 100 pF, 1.5 kΩ [4]                    |      |      |      |
|                           |                                          | at pins CANH and CANL                                         | -8   | +8   | kV   |
|                           |                                          | at any other pin                                              | -4   | +4   | kV   |
|                           |                                          | Machine Model (MM); 200 pF, 0.75 μH, 10 Ω [5]                 |      |      |      |
|                           |                                          | at any pin                                                    | -300 | +300 | V    |
|                           |                                          | Charged Device Model (CDM); field Induced [6]<br>charge; 4 pF |      |      |      |
|                           |                                          | at corner pins                                                | -750 | +750 | V    |
|                           |                                          | at any pin                                                    | -500 | +500 | V    |
| T <sub>vj</sub>           | virtual junction temperature             | [7]                                                           | -40  | +150 | °C   |
| T <sub>stg</sub>          | storage temperature                      |                                                               | -55  | +150 | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] According to IEC TS 62228 (2007), Section 4.2.4; parameters for standard pulses defined in ISO7637 part 2: 2004-06.

- [3] According to IEC TS 62228 (2007), Section 4.3; DIN EN 61000-4-2.
- [4] According to AEC-Q100-002.
- [5] According to AEC-Q100-003.
- [6] According to AEC-Q100-011 Rev-C1. The classification level is C4B.
- [7] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(vj-a)}$ , where  $R_{th(vj-a)}$  is a fixed value to be used for the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

### 9. Thermal characteristics

#### Table 6.Thermal characteristics

According to IEC 60747-1.

| Symbol                | Parameter                                           | Conditions                  | Value | Unit |
|-----------------------|-----------------------------------------------------|-----------------------------|-------|------|
| R <sub>th(vj-a)</sub> | thermal resistance from virtual junction to ambient | SO8 package; in free air    | 145   | K/W  |
|                       |                                                     | HVSON8 package; in free air | 50    | K/W  |

| TJA1042            | All information provided in this document is subject to legal disclaimers. | © NXP N.V. 2017. All rights reserved. |
|--------------------|----------------------------------------------------------------------------|---------------------------------------|
| Product data sheet | Rev. 10 — 24 November 2017                                                 | 8 of 26                               |

### **10. Static characteristics**

#### Table 7. Static characteristics

 $T_{vj} = -40 \ ^{\circ}C$  to +150  $^{\circ}C$ ;  $V_{CC} = 4.5 \ V$  to 5.5 V;  $V_{IO} = 2.8 \ V$  to 5.5  $V_{[1]}^{(1]}$ ;  $R_L = 60 \ \Omega$  unless specified otherwise; All voltages are defined with respect to ground; Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                | Parameter                                             | Conditions                                                                                                                                                                         | Min                    | Тур  | Max                                  | Unit |
|-----------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------------------------|------|
| Supply; p             | in V <sub>CC</sub>                                    |                                                                                                                                                                                    |                        |      |                                      | _    |
| V <sub>CC</sub>       | supply voltage                                        |                                                                                                                                                                                    | 4.5                    | -    | 5.5                                  | V    |
| V <sub>uvd(VCC)</sub> | undervoltage detection voltage on pin $V_{CC}$        |                                                                                                                                                                                    | 3.5                    | -    | 4.5                                  | V    |
| I <sub>CC</sub>       | supply current                                        | Standby mode                                                                                                                                                                       |                        |      |                                      |      |
|                       |                                                       | TJA1042T; includes $I_{IO}$ ; $V_{TXD} = V_{IO}$ [3]                                                                                                                               | -                      | 10   | 15                                   | μA   |
|                       |                                                       | TJA1042T/3 or TJA1042TK/3                                                                                                                                                          | -                      | -    | 5                                    | μA   |
|                       |                                                       | Normal mode                                                                                                                                                                        |                        |      |                                      |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}^{[3]}$                                                                                                                                                | 2.5                    | 5    | 10                                   | mA   |
|                       |                                                       | dominant; V <sub>TXD</sub> = 0 V                                                                                                                                                   | 20                     | 45   | 70                                   | mA   |
|                       |                                                       | $\begin{array}{l} \text{dominant; V}_{TXD} = 0 \text{ V;} \\ \text{short circuit on bus lines;} \\ -3 \text{ V} < (\text{V}_{CANH} = \text{V}_{CANL}) < +18 \text{ V} \end{array}$ | 2.5                    | 80   | 110                                  | mA   |
| I/O level a           | dapter supply; pin V <sub>IO</sub> [1]                |                                                                                                                                                                                    |                        |      |                                      |      |
| V <sub>IO</sub>       | supply voltage on pin $V_{IO}$                        |                                                                                                                                                                                    | 2.8                    | -    | 5.5                                  | V    |
| V <sub>uvd(VIO)</sub> | undervoltage detection voltage on pin V <sub>IO</sub> |                                                                                                                                                                                    | 1.3                    | 2.0  | 2.7                                  | V    |
| I <sub>IO</sub>       | supply current on pin $V_{IO}$                        | Standby mode; $V_{TXD} = V_{IO}^{[3]}$                                                                                                                                             | 5                      | -    | 14                                   | μA   |
|                       |                                                       | Normal mode                                                                                                                                                                        |                        |      |                                      |      |
|                       |                                                       | recessive; $V_{TXD} = V_{IO}^{[\underline{3}]}$                                                                                                                                    | 15                     | 80   | 200                                  | μA   |
|                       |                                                       | dominant; $V_{TXD} = 0 V$                                                                                                                                                          | -                      | 350  | 1000                                 | μA   |
| Standby n             | node control input; pin STB                           |                                                                                                                                                                                    |                        |      |                                      |      |
| V <sub>IH</sub>       | HIGH-level input voltage                              | [4                                                                                                                                                                                 | 0.7V <sub>IO</sub> [3] | -    | V <sub>IO</sub> [ <u>3]</u> +<br>0.3 | V    |
| V <sub>IL</sub>       | LOW-level input voltage                               |                                                                                                                                                                                    | -0.3                   | -    | 0.3V <sub>IO</sub> [3]               | V    |
| I <sub>IH</sub>       | HIGH-level input current                              | $V_{STB} = V_{IO}^{\underline{[3]}}$                                                                                                                                               | -1                     | -    | +1                                   | μA   |
| IIL                   | LOW-level input current                               | V <sub>STB</sub> = 0 V                                                                                                                                                             | -15                    | -    | -1                                   | μA   |
| CAN trans             | smit data input; pin TXD                              | '                                                                                                                                                                                  |                        |      |                                      | _    |
| V <sub>IH</sub>       | HIGH-level input voltage                              | 1                                                                                                                                                                                  | 0.7V <sub>IO</sub> [3] | -    | V <sub>IO</sub> [ <u>3]</u> +<br>0.3 | V    |
| V <sub>IL</sub>       | LOW-level input voltage                               |                                                                                                                                                                                    | -0.3                   | -    | 0.3V <sub>IO</sub> [3]               | V    |
| I <sub>IH</sub>       | HIGH-level input current                              | $V_{TXD} = V_{IO}^{[\underline{3}]}$                                                                                                                                               | -5                     | -    | +5                                   | μA   |
| IIL                   | LOW-level input current                               | V <sub>TXD</sub> = 0 V                                                                                                                                                             | -260                   | -150 | -30                                  | μA   |
| Ci                    | input capacitance                                     | <u>ا</u>                                                                                                                                                                           | 1 -                    | 5    | 10                                   | pF   |
| CAN recei             | ve data output; pin RXD                               | · · · · · · · · · · · · · · · · · · ·                                                                                                                                              |                        |      |                                      | -4   |
| I <sub>OH</sub>       | HIGH-level output current                             | $V_{RXD} = V_{IO} - 0.4 V$                                                                                                                                                         | <u>l</u> –8            | -3   | -1                                   | mA   |
| I <sub>OL</sub>       | LOW-level output current                              | V <sub>RXD</sub> = 0.4 V; bus dominant                                                                                                                                             | 2                      | 5    | 12                                   | mA   |

### Table 7. Static characteristics ...continued

 $T_{vj} = -40$  °C to +150 °C;  $V_{CC} = 4.5$  V to 5.5 V;  $V_{IO} = 2.8$  V to 5.5 V<sup>[1]</sup>;  $R_L = 60 \Omega$  unless specified otherwise; All voltages are defined with respect to ground; Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                  | Parameter                                | Conditions                                                                                               | Min  | Тур                | Max                | Unit |
|-------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|------|--------------------|--------------------|------|
| Bus lines;              | pins CANH and CANL                       |                                                                                                          |      |                    |                    |      |
| V <sub>O(dom)</sub>     | dominant output voltage                  | $V_{TXD} = 0 V; t < t_{to(dom)TXD}$                                                                      |      |                    |                    |      |
|                         |                                          | pin CANH; $R_L = 50 \Omega$ to $65 \Omega$                                                               | 2.75 | 3.5                | 4.5                | V    |
|                         |                                          | pin CANL; $R_L = 50 \Omega$ to $65 \Omega$                                                               | 0.5  | 1.5                | 2.25               | V    |
| V <sub>dom(TX)sym</sub> | transmitter dominant voltage symmetry    | $V_{dom(TX)sym} = V_{CC} - V_{CANH} - V_{CANL}$                                                          | -400 | -                  | +400               | mV   |
| V <sub>TXsym</sub>      | transmitter voltage symmetry             |                                                                                                          |      | -                  | 1.1V <sub>CC</sub> | V    |
| V <sub>O(dif)</sub>     | differential output voltage              | dominant: Normal mode; $V_{TXD} = 0 V$ ;<br>t < $t_{to(dom)TXD}$ ; $V_{CC} = 4.75 V$ to 5.25 V           |      |                    |                    |      |
|                         |                                          | $R_L = 45 \Omega$ to 65 $\Omega$                                                                         | 1.5  | -                  | 3                  | V    |
|                         |                                          | $R_L = 45 \Omega$ to 70 $\Omega$                                                                         | 1.5  | -                  | 3.3                | V    |
|                         |                                          | R <sub>L</sub> = 2240 Ω                                                                                  | 1.5  | -                  | 5                  | V    |
|                         |                                          | recessive; no load                                                                                       |      |                    |                    |      |
|                         |                                          | Normal mode: $V_{TXD} = V_{IO}^{[3]}$                                                                    | -50  | -                  | +50                | mV   |
|                         |                                          | Standby mode                                                                                             | -0.2 | -                  | +0.2               | V    |
| V <sub>O(rec)</sub>     | recessive output voltage                 | Normal mode; V <sub>TXD</sub> = V <sub>IO<sup>[3]</sup>; no load</sub>                                   | 2    | 0.5V <sub>CC</sub> | 3                  | V    |
| ( )                     |                                          | Standby mode; no load                                                                                    | -0.1 | -                  | +0.1               | V    |
| V <sub>th(RX)dif</sub>  | differential receiver threshold voltage  | $\begin{array}{l} -30 \ V \leq V_{CANL} \leq +30 \ V; \\ -30 \ V \leq V_{CANH} \leq +30 \ V \end{array}$ |      |                    |                    |      |
|                         |                                          | Normal mode                                                                                              | 0.5  | 0.7                | 0.9                | V    |
|                         |                                          | Standby mode [7]                                                                                         | 0.4  | 0.7                | 1.15               | V    |
| V <sub>rec(RX)</sub>    | receiver recessive voltage               | $\begin{array}{l} -30 \ V \leq V_{CANL} \leq +30 \ V; \\ -30 \ V \leq V_{CANH} \leq +30 \ V \end{array}$ |      |                    |                    |      |
|                         |                                          | Normal mode                                                                                              | -4   | -                  | 0.5                | V    |
|                         |                                          | Standby mode                                                                                             | -4   | -                  | 0.4                | V    |
| V <sub>dom(RX)</sub>    | receiver dominant voltage                | $\begin{array}{l} -30 \ V \leq V_{CANL} \leq +30 \ V; \\ -30 \ V \leq V_{CANH} \leq +30 \ V \end{array}$ |      |                    |                    |      |
|                         |                                          | Normal mode                                                                                              | 0.9  | -                  | 9.0                | V    |
|                         |                                          | Standby mode                                                                                             | 1.15 | -                  | 9.0                | V    |
| V <sub>hys(RX)dif</sub> | differential receiver hysteresis voltage | $\begin{array}{l} -30 \ V \leq V_{CANL} \leq +30 \ V; \\ -30 \ V \leq V_{CANH} \leq +30 \ V \end{array}$ | 50   | 120                | 200                | mV   |
| I <sub>O(sc)dom</sub>   | dominant short-circuit output            | $V_{TXD} = 0 V; t < t_{to(dom)TXD}; V_{CC} = 5 V$                                                        |      |                    |                    |      |
|                         | current                                  | pin CANH; $V_{CANH} = -15$ V to +40 V                                                                    | -100 | -70                | -40                | mA   |
|                         |                                          | pin CANL; $V_{CANL} = -15$ V to +40 V                                                                    | 40   | 70                 | 100                | mA   |
| I <sub>O(sc)rec</sub>   | recessive short-circuit output current   | Normal mode; $V_{TXD} = V_{IO}^{[3]}$<br>$V_{CANH} = V_{CANL} = -27 V \text{ to } +32 V$                 | -5   | -                  | +5                 | mA   |
| IL                      | leakage current                          |                                                                                                          | -5   | -                  | +5                 | μA   |
| R <sub>i</sub>          | input resistance                         | $-2 V \le V_{CANL} \le +7 V;$ [5]                                                                        | 9    | 15                 | 28                 | kΩ   |

Product data sheet

#### High-speed CAN transceiver with Standby mode

#### Table 7. Static characteristics ...continued

 $T_{vj} = -40 \text{ °C to } +150 \text{ °C}; V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}; V_{IO} = 2.8 \text{ V to } 5.5 \text{ V}^{[1]}; R_L = 60 \Omega \text{ unless specified otherwise; All voltages are defined with respect to ground; Positive currents flow into the IC.<sup>[2]</sup>$ 

| Symbol              | Parameter                        | Conditions                                                                                                             | Mi                  | n                | Тур                | Max                | Unit |
|---------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|--------------------|--------------------|------|
| $\Delta R_i$        | input resistance deviation       | $\begin{array}{l} 0 \ V \leq V_{CANL} \leq +5 \ V; \\ 0 \ V \leq V_{CANH} \leq +5 \ V \end{array} \tag{$I$}$           | 힌 -1                |                  | -                  | +1                 | %    |
| R <sub>i(dif)</sub> | differential input resistance    | $\label{eq:V_CANL} \begin{array}{l} -2 \ V \leq V_{CANL} \leq +7 \ V; \\ -2 \ V \leq V_{CANH} \leq +7 \ V \end{array}$ | <mark>5</mark> ] 19 |                  | 30                 | 52                 | kΩ   |
| C <sub>i(cm)</sub>  | common-mode input capacitance    | 1                                                                                                                      | 5] -                |                  | -                  | 20                 | pF   |
| C <sub>i(dif)</sub> | differential input capacitance   | ]                                                                                                                      | <u>5]</u> -         |                  | -                  | 10                 | pF   |
| Common              | mode stabilization output; pin   | SPLIT; only for TJA1042T                                                                                               |                     |                  |                    |                    |      |
| Vo                  | output voltage                   | Normal mode<br>I <sub>SPLIT</sub> = -500 μA to +500 μA                                                                 | 0.3                 | SV <sub>CC</sub> | 0.5V <sub>CC</sub> | 0.7V <sub>CC</sub> | V    |
|                     |                                  | Normal mode; $R_L = 1 M\Omega$                                                                                         | 0.4                 | 5V <sub>CC</sub> | $0.5V_{CC}$        | $0.55V_{CC}$       | V    |
| IL                  | leakage current                  | Standby mode<br>V <sub>SPLIT</sub> = -58 V to +58 V                                                                    | -5                  |                  | -                  | +5                 | μA   |
| Temperatu           | ire detection                    |                                                                                                                        |                     |                  |                    |                    |      |
| T <sub>j(sd)</sub>  | shutdown junction<br>temperature | 1                                                                                                                      | 5] -                |                  | 190                | -                  | °C   |

[1] Only TJA1042T/3 and TJA1042TK/3 have a  $V_{IO}$  pin. With TJA1042T, the  $V_{IO}$  input is internally connected to  $V_{CC}$ .

[2] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[3]  $V_{IO} = V_{CC}$  for the non-V<sub>IO</sub> product variant TJA1042T.

[4] Maximum value assumes  $V_{CC} < V_{IO}$ ; if  $V_{CC} > V_{IO}$ , the maximum value will be  $V_{CC} + 0.3 V$ .

[5] Not tested in production; guaranteed by design.

[6] The test circuit used to measure the bus output voltage symmetry (which includes CSPLIT) is shown in Figure 10.

[7] For TJA1042T/3 and TJA1042TK/3: values valid when  $V_{IO}$  = 4.5 V to 5.5 V; when  $V_{IO}$  = 2.8 V to 4.5 V, values valid when  $-12 \text{ V} \le V_{CANL} \le +12 \text{ V}$ ,  $-12 \text{ V} \le V_{CANH} \le +12 \text{ V}$ .

### **11. Dynamic characteristics**

#### Table 8. Dynamic characteristics

 $T_{vj} = -40 \text{ °C to} + 150 \text{ °C}$ ;  $V_{CC} = 4.5 \text{ V to} 5.5 \text{ V}$ ;  $V_{IO} = 2.8 \text{ V to} 5.5 \text{ V}^{(1)}_{L}$ ;  $R_L = 60 \Omega$  unless specified otherwise. All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                     | Parameter                            | Conditions                                        | Min | Тур | Max | Unit |  |
|----------------------------|--------------------------------------|---------------------------------------------------|-----|-----|-----|------|--|
| Transceiver t              | iming; pins CANH, CANL, TXD and RXD  | ); see <u>Figure 5</u> and <u>Figure 9</u>        |     |     |     |      |  |
| t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant  | Normal mode                                       | -   | 65  | -   | ns   |  |
| t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode                                       | -   | 90  | -   | ns   |  |
| t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD  | Normal mode                                       | -   | 60  | -   | ns   |  |
| t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal mode                                       | -   | 65  | -   | ns   |  |
| t <sub>d(TXDL-RXDL)</sub>  | delay time from TXD LOW to RXD LOW   | version with SPLIT pin;<br>Normal mode            | 60  | -   | 220 | ns   |  |
|                            |                                      | versions with V <sub>IO</sub> pin;<br>Normal mode | 60  | -   | 250 | ns   |  |

#### High-speed CAN transceiver with Standby mode

#### Table 8. Dynamic characteristics ...continued

 $T_{vj} = -40 \text{ °C to} + 150 \text{ °C}$ ;  $V_{CC} = 4.5 \text{ V to} 5.5 \text{ V}$ ;  $V_{IO} = 2.8 \text{ V to} 5.5 \text{ V}^{(1)}$ ;  $R_L = 60 \Omega$  unless specified otherwise. All voltages are defined with respect to ground. Positive currents flow into the IC.<sup>[2]</sup>

| Symbol                     | Parameter                            | Conditions                                        |     | Min | Тур | Max | Unit |
|----------------------------|--------------------------------------|---------------------------------------------------|-----|-----|-----|-----|------|
| t <sub>d(TXDH-RXDH)</sub>  | delay time from TXD HIGH to RXD HIGH | version with SPLIT pin;<br>Normal mode            |     | 60  | -   | 220 | ns   |
|                            |                                      | versions with V <sub>IO</sub> pin;<br>Normal mode |     | 60  | -   | 250 | ns   |
| t <sub>bit(bus)</sub>      | transmitted recessive bit width      | t <sub>bit(TXD)</sub> = 500 ns                    | [3] | 435 | -   | 530 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                    | [3] | 155 | -   | 210 | ns   |
| t <sub>bit(RXD)</sub>      | bit time on pin RXD                  | t <sub>bit(TXD)</sub> = 500 ns                    | [3] | 400 | -   | 550 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                    | [3] | 120 | -   | 220 | ns   |
| $\Delta t_{rec}$           | receiver timing symmetry             | t <sub>bit(TXD)</sub> = 500 ns                    |     | -65 | -   | +40 | ns   |
|                            |                                      | t <sub>bit(TXD)</sub> = 200 ns                    |     | -45 | -   | +15 | ns   |
| t <sub>to(dom)TXD</sub>    | TXD dominant time-out time           | V <sub>TXD</sub> = 0 V; Normal mode               | [4] | 0.3 | 2   | 5   | ms   |
| t <sub>to(dom)bus</sub>    | bus dominant time-out time           | Standby mode                                      |     | 0.3 | 2   | 5   | ms   |
| t <sub>fltr(wake)bus</sub> | bus wake-up filter time              | version with SPLIT pin<br>Standby mode            |     | 0.5 | 1   | 3   | μS   |
|                            |                                      | versions with V <sub>IO</sub> pin<br>Standby mode |     | 0.5 | 1.5 | 5   | μs   |
| t <sub>d(stb-norm)</sub>   | standby to normal mode delay time    |                                                   |     | 7   | 25  | 47  | μS   |

[1] Only TJA1042T/3 and TJA1042TK/3 have a  $V_{IO}$  pin. With TJA1042T, the  $V_{IO}$  input is internally connected to  $V_{CC}$ .

[2] All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage range.

[3] See <u>Figure 6</u>.

[4] Minimum value of 0.8 ms required according to SAE J2284; 0.3 ms is allowed according to ISO11898-2:2016 for legacy devices.

### High-speed CAN transceiver with Standby mode







**Product data sheet** 

## **12. Application information**

### 12.1 Application diagrams





### **12.2 Application hints**

Further information on the application of the TJA1042 can be found in NXP application hints *AH1014* '*Application Hints - Standalone high speed CAN transceiver TJA1042/TJA1043/TJA1048/TJA1051*'.

High-speed CAN transceiver with Standby mode

### 13. Test information





### 13.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-G - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

High-speed CAN transceiver with Standby mode

### 14. Package outline



TJA1042

#### High-speed CAN transceiver with Standby mode



# HVSON8: plastic thermal enhanced very thin small outline package; no leads; 8 terminals; body 3 x 3 x 0.85 mm

Fig 12. Package outline SOT782-1 (HVSON8)

TJA1042 **Product data sheet** 

### **15. Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

### 16. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

### 16.3 Wave soldering

Key characteristics in wave soldering are:

TJA1042 Product data sheet © NXP N.V. 2017. All rights reserved.

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 13</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 9 and 10

#### Table 9. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |              |  |  |
|------------------------|---------------------------------|--------------|--|--|
|                        | Volume (mm <sup>3</sup> )       |              |  |  |
|                        | < 350                           | ≥ <b>350</b> |  |  |
| < 2.5                  | 235                             | 220          |  |  |
| ≥ 2.5                  | 220                             | 220          |  |  |

#### Table 10. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |        |     |  |
|------------------------|---------------------------------|--------|-----|--|
|                        | Volume (mm <sup>3</sup> )       |        |     |  |
|                        | < 350                           | > 2000 |     |  |
| < 1.6                  | 260                             | 260    | 260 |  |
| 1.6 to 2.5             | 260                             | 250    | 245 |  |
| > 2.5                  | 250                             | 245    | 245 |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 13.

High-speed CAN transceiver with Standby mode



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

## 17. Soldering of HVSON packages

<u>Section 16</u> contains a brief introduction to the techniques most commonly used to solder Surface Mounted Devices (SMD). A more detailed discussion on soldering HVSON leadless package ICs can found in the following application notes:

- AN10365 'Surface mount reflow soldering description"
- AN10366 "HVQFN application information"

## 18. Appendix: ISO 11898-2:2016 parameter cross-reference list

#### Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion

| ISO 11898-2:2016                                                                                     |                                          | NXP data sheet            |                                         |  |
|------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--|
| Parameter                                                                                            | Notation                                 | Symbol                    | Parameter                               |  |
| HS-PMA dominant output characteristics                                                               |                                          |                           |                                         |  |
| Single ended voltage on CAN_H                                                                        | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage                 |  |
| Single ended voltage on CAN_L                                                                        | V <sub>CAN_L</sub>                       |                           |                                         |  |
| Differential voltage on normal bus load                                                              | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Differential voltage on effective resistance during arbitration                                      | _                                        |                           |                                         |  |
| Optional: Differential voltage on extended bus load range                                            | _                                        |                           |                                         |  |
| HS-PMA driver symmetry                                                                               |                                          |                           |                                         |  |
| Driver symmetry                                                                                      | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry            |  |
| Maximum HS-PMA driver output current                                                                 | 1                                        |                           |                                         |  |
| Absolute current on CAN_H                                                                            | I <sub>CAN_H</sub>                       | I <sub>O(sc)dom</sub>     | dominant short-circuit output           |  |
| Absolute current on CAN_L                                                                            | I <sub>CAN_L</sub>                       | _                         | current                                 |  |
| HS-PMA recessive output characteristics, bus biasing ac                                              | tive/inactiv                             | ve                        |                                         |  |
| Single ended output voltage on CAN_H                                                                 | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage                |  |
| Single ended output voltage on CAN_L                                                                 | V <sub>CAN_L</sub>                       |                           |                                         |  |
| Differential output voltage                                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Optional HS-PMA transmit dominant timeout                                                            |                                          |                           |                                         |  |
| Transmit dominant timeout, long                                                                      | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time              |  |
| Transmit dominant timeout, short                                                                     |                                          |                           |                                         |  |
| HS-PMA static receiver input characteristics, bus biasing                                            | g active/ina                             | active                    |                                         |  |
| Recessive state differential input voltage range<br>Dominant state differential input voltage range  | V <sub>Diff</sub>                        | V <sub>th(RX)</sub> dif   | differential receiver threshold voltage |  |
|                                                                                                      |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage              |  |
|                                                                                                      |                                          | V <sub>dom(RX)</sub>      | receiver dominant voltage               |  |
| HS-PMA receiver input resistance (matching)                                                          |                                          |                           |                                         |  |
| Differential internal resistance                                                                     | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance           |  |
| Single ended internal resistance                                                                     | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                        |  |
| Matching of internal resistance                                                                      | MR                                       | $\Delta R_i$              | input resistance deviation              |  |
| HS-PMA implementation loop delay requirement                                                         |                                          |                           |                                         |  |
| Loop delay                                                                                           | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH    |  |
|                                                                                                      |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW      |  |
| Optional HS-PMA implementation data signal timing requent 2 Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f                              | for use with bit          | rates above 1 Mbit/s up to              |  |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended                                    | t <sub>Bit(Bus)</sub>                    | t <sub>bit(bus)</sub>     | transmitted recessive bit width         |  |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                                 | t <sub>Bit(RXD)</sub>                    | t <sub>bit(RXD)</sub>     | bit time on pin RXD                     |  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                     | Δt <sub>Rec</sub>                        | Δt <sub>rec</sub>         | receiver timing symmetry                |  |

TJA1042

All information provided in this document is subject to legal disclaimers.

| ISO 11898-2:2016                                                         |                                          | NXP data she                  | et                                    |  |
|--------------------------------------------------------------------------|------------------------------------------|-------------------------------|---------------------------------------|--|
| Parameter                                                                | Notation                                 | Symbol                        | Parameter                             |  |
| HS-PMA maximum ratings of $V_{CAN_{-}H}$ , $V_{CAN_{-}L}$ and $V_{Diff}$ |                                          |                               |                                       |  |
| Maximum rating V <sub>Diff</sub>                                         | V <sub>Diff</sub>                        | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |
| General maximum rating $V_{CAN_H}$ and $V_{CAN_L}$                       | V <sub>CAN_H</sub>                       | V <sub>x</sub>                | voltage on pin x                      |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                      | V <sub>CAN_L</sub>                       |                               |                                       |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                         | L, unpow                                 | ered                          | 1                                     |  |
| Leakage current on CAN_H, CAN_L                                          | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL                            | leakage current                       |  |
| HS-PMA bus biasing control timings                                       |                                          |                               | 1                                     |  |
| CAN activity filter time, long                                           | t <sub>Filter</sub>                      | twake(busdom) <sup>[1]</sup>  | bus dominant wake-up time             |  |
| CAN activity filter time, short                                          | -                                        | t <sub>wake(busrec)</sub> [1] | bus recessive wake-up time            |  |
| Wake-up timeout, short                                                   | t <sub>Wake</sub>                        | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |
| Wake-up timeout, long                                                    |                                          |                               |                                       |  |
| Timeout for bus inactivity                                               | t <sub>Silence</sub>                     | t <sub>to(silence)</sub>      | bus silence time-out time             |  |
| Bus Bias reaction time                                                   | t <sub>Bias</sub>                        | t <sub>d(busact-bias)</sub>   | delay time from bus active to bias    |  |

#### Table 11. ISO 11898-2:2016 to NXP data sheet parameter conversion ... continued

[1]  $t_{fltr(wake)bus}$  - bus wake-up filter time, in devices with basic wake-up functionality

## **19. Revision history**

| Document ID    | Release date                                                                                                                                                                                                                                                                                   | Data sheet status          | Change notice       | Supersedes                  |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|-----------------------------|--|--|--|
| TJA1042 v.10   | 20171124                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.9                 |  |  |  |
| Modifications: | <ul> <li>Updated to comply with</li> </ul>                                                                                                                                                                                                                                                     | th ISO 11898-2:2016 and S  | AE J22884-1 through | SAE J2284-5 specifications: |  |  |  |
|                | <ul> <li><u>Section 1</u>: text ame</li> </ul>                                                                                                                                                                                                                                                 | ended (2nd last paragraph) |                     |                             |  |  |  |
|                | <ul> <li><u>Section 2.1</u>: text ar</li> </ul>                                                                                                                                                                                                                                                | mended (1st entry)         |                     |                             |  |  |  |
|                | <ul> <li><u>Table 7</u>: values changed and/or measurements conditions amended/added for parameters I<sub>CC</sub>,<br/>V<sub>TXsym</sub>, V<sub>O(dif)</sub>, V<sub>rec(RX)</sub>, V<sub>dom(RX)</sub>, I<sub>O(sc)dom</sub>, R<sub>i</sub>, ΔR<sub>i</sub> and R<sub>i(dif)</sub></li> </ul> |                            |                     |                             |  |  |  |
|                | <ul> <li><u>Table 8</u>: <u>Table note 4</u> added</li> </ul>                                                                                                                                                                                                                                  |                            |                     |                             |  |  |  |
|                | <ul> <li>Figure 5: thresholds clarified</li> </ul>                                                                                                                                                                                                                                             |                            |                     |                             |  |  |  |
|                | <ul> <li>Figure 6: title changed</li> </ul>                                                                                                                                                                                                                                                    |                            |                     |                             |  |  |  |
|                | • <u>Table 7</u> : <u>Table note 7</u> revised                                                                                                                                                                                                                                                 |                            |                     |                             |  |  |  |
|                | • Figure 7, Figure 8, Figure 8                                                                                                                                                                                                                                                                 | jure 10: amended           |                     |                             |  |  |  |
| TJA1042 v.9    | 20160523                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.8                 |  |  |  |
| TJA1042 v.8    | 20150115                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.7                 |  |  |  |
| TJA1042 v.7    | 20120508                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.6                 |  |  |  |
| TJA1042 v.6    | 20110323                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.5                 |  |  |  |
| TJA1042 v.5    | 20110118                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.4                 |  |  |  |
| TJA1042 v.4    | 20091006                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.3                 |  |  |  |
| TJA1042 v.3    | 20090825                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.2                 |  |  |  |
| TJA1042 v.2    | 20090708                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | TJA1042 v.1                 |  |  |  |
| TJA1042 v.1    | 20090309                                                                                                                                                                                                                                                                                       | Product data sheet         | -                   | -                           |  |  |  |

### Table 12. Revision history

### 20. Legal information

#### 20.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com

### 20.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer. unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 20.3 **Disclaimers**

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

#### Suitability for use in automotive applications - This NXP

Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values - Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

Product data sheet

#### High-speed CAN transceiver with Standby mode

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

### **21. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 20.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

High-speed CAN transceiver with Standby mode

### 22. Contents

| 1     | General description 1                                  |
|-------|--------------------------------------------------------|
| 2     | Features and benefits 1                                |
| 2.1   | General                                                |
| 2.2   | Predictable and fail-safe behavior                     |
| 2.3   | Protections 2                                          |
| 3     | Quick reference data 2                                 |
| 4     | Ordering information 3                                 |
| 5     | Block diagram 3                                        |
| 6     | Pinning information 4                                  |
| 6.1   | Pinning                                                |
| 6.2   | Pin description 4                                      |
| 7     | Functional description 5                               |
| 7.1   | Operating modes 5                                      |
| 7.1.1 | Normal mode 5                                          |
| 7.1.2 | Standby mode 5                                         |
| 7.2   | Fail-safe features    6                                |
| 7.2.1 | TXD dominant time-out function 6                       |
| 7.2.2 | Bus dominant time-out function 6                       |
| 7.2.3 | Internal biasing of TXD and STB input pins 6           |
| 7.2.4 | Undervoltage detection on pins $V_{CC}$ and $V_{IO}$ 6 |
| 7.2.5 | Overtemperature protection 7                           |
| 7.3   | SPLIT output pin and V <sub>IO</sub> supply pin 7      |
| 7.3.1 | SPLIT pin                                              |
| 7.3.2 | V <sub>IO</sub> supply pin                             |
| 8     | Limiting values 8                                      |
| 9     | Thermal characteristics                                |
| 10    | Static characteristics 9                               |
| 11    | Dynamic characteristics 11                             |
| 12    | Application information 14                             |
| 12.1  | Application diagrams 14                                |
| 12.2  | Application hints 14                                   |
| 13    | Test information 15                                    |
| 13.1  | Quality information 15                                 |
| 14    | Package outline 16                                     |
| 15    | Handling information 18                                |
| 16    | Soldering of SMD packages 18                           |
| 16.1  | Introduction to soldering 18                           |
| 16.2  | Wave and reflow soldering 18                           |
| 16.3  | Wave soldering 18                                      |
| 16.4  | Reflow soldering 19                                    |
| 17    | Soldering of HVSON packages                            |
| 18    | Appendix: ISO 11898-2:2016 parameter                   |
| -     | cross-reference list                                   |
| 19    | Revision history                                       |
| 1.9   | Novision history                                       |

| 20   | Legal information   | 24 |
|------|---------------------|----|
| 20.1 | Data sheet status   | 24 |
| 20.2 | Definitions         | 24 |
| 20.3 | Disclaimers         | 24 |
| 20.4 | Trademarks          | 25 |
| 21   | Contact information | 25 |
| 22   | Contents            | 26 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP N.V. 2017.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 24 November 2017 Document identifier: TJA1042