TOSHIBA CDMOS Integrated Circuit Silicon Monolithic

# TC78B041FNG/TC78B042FTG

# Sine-wave PWM Drive

## Three-phase Full Wave Brushless Motor Controller

 $\rm TC78B041FNG$  and  $\rm TC78B042FTG$  are developed for three-phase brushless DC fan motors.

The TC78B041FNG adopts SSOP30 type package. The TC78B042FTG adopts QFN32 type package, adding RESX and VREF2 pins.

## Features

- Sine-wave PWM control
- Automatic lead angle control (InPAC: Intelligent Phase Control)
- Lead angle control with external input
- Hall sensor input/Hall IC input
- Forward rotation/Reverse rotation switch
- Number of pulses of rotation pulse signal output is selectable.
- Output current can be limited.
- Built-in regulator circuit (VREF= 5 V (typ.), 35 mA (max))
- Operating supply voltage range: VCC = 6 V to 16.5 V
- Built-in motor lock detection



SSOP30-P-300-0.65 Weight: 0.18 g (typ.)



P-VQFN32-0505-0.50-005 Weight: 0.06 g (typ.)



### **Block diagram**



Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

Note: RESX pin and VREF2 pin are only for the TC78B042FTG.

2

# Pin assignment: TC78B041FNG (SSOP30)

<Top View>



# Pin description: TC78B041FNG (SSOP30)

| Pin No. | Pin symbol | Description                                                        |
|---------|------------|--------------------------------------------------------------------|
| 1       | TR         | Setting motor lock detection                                       |
| 2       | OSCR       | Setting internal oscillation frequency                             |
| 3       | MODE       | Input pin for selecting VSP setting                                |
| 4       | HWP        | W-phase hall-signal input (+)                                      |
| 5       | HWM        | W-phase hall-signal input (-)                                      |
| 6       | HVP        | V-phase hall-signal input (+)                                      |
| 7       | HVM        | V-phase hall-signal input (-)                                      |
| 8       | HUP        | U-phase hall-signal input (+)                                      |
| 9       | HUM        | U-phase hall-signal input (-)                                      |
| 10      | VREF       | 5V-reference voltage output pin                                    |
| 11      | LAAJ       | Input pin for adjusting auto lead angle                            |
| 12      | LA         | Input pin for setting lead angle                                   |
| 13      | LAL        | Input pin for setting VSP lead angle limit                         |
| 14      | FG         | Output pin for rotation pulse                                      |
| 15      | FGC        | Input pin for selecting FG pin setting                             |
| 16      | VSP        | Input pin for rotation speed control voltage                       |
| 17      | VCC        | Power supply voltage pin                                           |
| 18      | RES        | Input pin for error detection (positive)                           |
| 19      | LAS        | Input pin for selection: Sine-wave generation, Lead angle function |
| 20      | IDC        | Input pin for limiting output current                              |
| 21      | RSI        | Input pin for detecting auto lead angle                            |
| 22      | RSG        | Reference pin for detecting auto lead angle                        |
| 23      | GND        | Ground pin                                                         |
| 24      | WL         | W-phase output pin (low-side commutation signal)                   |
| 25      | VL         | V-phase output pin (low-side commutation signal)                   |
| 26      | UL         | U-phase output pin (low-side commutation signal)                   |
| 27      | WH         | W-phase output pin (high-side commutation signal)                  |
| 28      | VH         | V-phase output pin (high-side commutation signal)                  |
| 29      | UH         | U-phase output pin (high-side commutation signal)                  |
| 30      | CWCCW      | Input pin for controlling forward/reverse rotation                 |

## Pin assignment: TC78B042FTG (QFN32)

<Top View>



The exposed metal portion of the back side (E-PAD: size 3.3 mm×3.3 mm) should be connected to GND because it is connected to the back of the internal chip electrically.

Downloaded from Arrow.com.

## Pin description: TC78B042FTG (QFN32)

| Pin No. | Pin symbol | Description                                                        |  |  |  |
|---------|------------|--------------------------------------------------------------------|--|--|--|
| 1       | LA         | Input pin for setting lead angle                                   |  |  |  |
| 2       | LAL        | Input pin for setting VSP lead angle limit                         |  |  |  |
| 3       | FG         | Output pin for rotation pulse                                      |  |  |  |
| 4       | FGC        | Input pin for selecting FG pin setting                             |  |  |  |
| 5       | VSP        | Input pin for rotation speed control voltage                       |  |  |  |
| 6       | VCC        | Power supply voltage pin                                           |  |  |  |
| 7       | RES        | Input pin for error detection (positive)                           |  |  |  |
| 8       | RESX       | Input pin for error detection (negative)                           |  |  |  |
| 9       | LAS        | Input pin for selection: Sine-wave generation, Lead angle function |  |  |  |
| 10      | VREF2      | 5V-reference voltage output pin 2                                  |  |  |  |
| 11      | IDC        | Input pin for limiting output current                              |  |  |  |
| 12      | RSI        | Input pin for detecting auto lead angle                            |  |  |  |
| 13      | RSG        | Reference pin for detecting auto lead angle                        |  |  |  |
| 14      | GND        | Ground pin                                                         |  |  |  |
| 15      | WL         | W-phase output pin (low-side commutation signal)                   |  |  |  |
| 16      | VL         | V-phase output pin (low-side commutation signal)                   |  |  |  |
| 17      | UL         | U-phase output pin (low-side commutation signal)                   |  |  |  |
| 18      | WH         | W-phase output pin (high-side commutation signal)                  |  |  |  |
| 19      | VH         | V-phase output pin (high-side commutation signal)                  |  |  |  |
| 20      | UH         | U-phase output pin (high-side commutation signal)                  |  |  |  |
| 21      | CWCCW      | Input pin for controlling forward/reverse rotation                 |  |  |  |
| 22      | TR         | Setting motor lock detection                                       |  |  |  |
| 23      | OSCR       | Setting internal oscillation frequency                             |  |  |  |
| 24      | MODE       | Input pin for selecting VSP setting                                |  |  |  |
| 25      | HWP        | W-phase hall-signal input (+)                                      |  |  |  |
| 26      | HWM        | W-phase hall-signal input (-)                                      |  |  |  |
| 27      | HVP        | V-phase hall-signal input (+)                                      |  |  |  |
| 28      | HVM        | V-phase hall-signal input (-)                                      |  |  |  |
| 29      | HUP        | U-phase hall-signal input (+)                                      |  |  |  |
| 30      | HUM        | U-phase hall-signal input (-)                                      |  |  |  |
| 31      | VREF       | 5V-reference voltage output pin                                    |  |  |  |
| 32      | LAAJ       | Input pin for adjusting auto lead angle                            |  |  |  |

## I/O Equivalent circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

| Pin description                                                    | Pin symbol                             | I/O signal                                                                                                           | I/O internal circuit         |
|--------------------------------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------|
| Hall signal input                                                  | HUP<br>HUM<br>HVP<br>HVM<br>HWP<br>HWM | Digital filter 18/fosc = 2 μs (typ.)                                                                                 | VREF VREF VREF               |
| Speed control voltage input                                        | VSP                                    | Analog voltage input<br>Input range: 0 V to 10 V                                                                     | VREF                         |
| Internal oscillation<br>frequency setting                          | OSCR                                   | Connecting to resistor for setting internal oscillation frequency<br>When R = 22 k $\Omega$ , fosc = 9.22 MHz (typ.) | VREF VREF                    |
| Commutation signal<br>output<br>Rotation pulse output              | UH<br>VH<br>UL<br>VL<br>WL<br>FG       | Push-pull output (± 2 mA (max))                                                                                      | VREF VREF                    |
| 5V-reference voltage<br>output<br>5V-reference voltage<br>output 2 | VREF<br>VREF2<br>(Note)                | VREF: 5 V (typ.) (35 mA (max))<br>VREF2: 5 V (typ.) (3 mA (max))                                                     | VCC<br>VREF<br>VREF<br>VREF2 |

# TC78B041FNG/TC78B042FTG

| Pin description                                                  | Pin symbol     | I/O signal                                                                                            | I/O internal circuit |
|------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------|----------------------|
| Forward/Reverse control input                                    | cwccw          | Digital filter 18/fosc = 2 μs (typ.)<br>H: Reverse (CCW)<br>L/Open: Forward (CW)                      |                      |
| VSP setting select input                                         | MODE           | Digital filter 18/fosc = 2μs (typ.)<br>H: VSP input (B mode)<br>L/Open: VSP input (A mode)            | VREF                 |
| Error detection positive input                                   | RES            | Digital filter 18/fosc=2µs (typ.)<br>H/Open: Operation<br>L: Stop (commutation signal output: Low))   | VREF                 |
| Error detection<br>negative input                                | RESX<br>(Note) | Digital filter 18/fosc = 2 μs (typ.)<br>H: Stop (commutation signal output: Low)<br>L/OPEN: Operation |                      |
| Select input for FG pin setting                                  | FGC            | 10-level select input<br>Be sure to input voltage in using.                                           |                      |
| Lead angle setting input                                         | LA             | 32-level select input<br>Be sure to input voltage in using.                                           | VREF                 |
| Select input: sine-wave<br>generation and lead<br>angle function | LAS            | 4-level select input<br>Be sure to input voltage in using.                                            | VREF                 |



# TC78B041FNG/TC78B042FTG

| Pin description                                                                            | Pin symbol | I/O signal                                                                                                                                                       | I/O internal circuit                                         |
|--------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| VSP lead angle limiting input                                                              | LAL        | 16-level select input<br>Be sure to input voltage in using.                                                                                                      | VREF                                                         |
| Automatic lead angle<br>adjusting input                                                    | LAAJ       | 64-level select input<br>Be sure to input voltage in using.                                                                                                      | VREF                                                         |
| Output current limiting input                                                              | IDC        | Digital filter 18/fosc = 2 μs (typ.)                                                                                                                             | VREF<br>VREF<br>VREF<br>VREF<br>VREF<br>0.5V<br>RSG 0<br>T m |
| Automatic lead angle<br>detecting input<br>Automatic lead angle<br>detecting for reference | RSI<br>RSG | When using auto lead angle function, connect<br>shunt resistor between RSI and RSG.<br>When auto lead angle function is not used,<br>connect RSI and RSG to GND. | RSI<br>VREF<br>RSG 0<br>T                                    |
| Motor lock detection setting                                                               | TR         | Connecting capacitor for motor lock detection                                                                                                                    | VREF VREFVREF                                                |

Note: RESX pin and VREF2 pin are only for the TC78B042FTG.

## Absolute maximum ratings (Ta = 25°C)

| Characteristics       | Symbol           | Rating             | Unit | Remarks                                                                                                                                                                        |
|-----------------------|------------------|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply voltage  | MVCC             | 18                 | V    | VCC                                                                                                                                                                            |
|                       | MVIN1            | - 0.3 to 18        | V    | VSP                                                                                                                                                                            |
| Input voltage         | MVIN2            | - 0.3 to VREF+ 0.3 | V    | HUP, HVP, HWP, HUM, HVM, HWM,<br>TR, OSCR, FGC, LA, LAS, LAL, MODE, LAAJ, RES                                                                                                  |
|                       | MVIN3            | - 0.3 to 6         | V    | RESX, CWCCW                                                                                                                                                                    |
|                       | MVIN4            | VREF+ 0.3          | V    | IDC, RSI                                                                                                                                                                       |
| Output valtage        | MVout1           | 6                  | V    | VREF, VREF2                                                                                                                                                                    |
| Output voltage        | MVout2           | - 0.3 to VREF+ 0.3 | V    | FG, UH, VH, WH, UL, VL, WL                                                                                                                                                     |
| Output current        | MIOUT            | 2                  | mA   | FG, UH, VH, WH, UL,VL, WL                                                                                                                                                      |
| VREF output current   | MIrefout         | 35                 | mA   | VREF (VREF+VREF2)(Note)<br>(VREF2 output current is also included.)                                                                                                            |
| VREF2 output current  | MIrefout2        | 3                  | mA   | VREF2 (Note)                                                                                                                                                                   |
| Devues discinction    | P <sub>D</sub> 1 | 1.87               | W    | TC78B041FNG (SSOP30)<br>When mounted on JEDEC 4-layer board                                                                                                                    |
| Power dissipation     | P <sub>D</sub> 2 | 4.25               | W    | TC78B042FTG (QFN32)<br>When mounted on JEDEC 4-layer board                                                                                                                     |
| Operating temperature | Topr             | - 40 to 115        | °C   | Operating temperature range is determined according<br>to the characteristics of power dissipation. The<br>maximum junction temperature should not exceed Tj<br>(max) (150°C). |
| Storage temperature   | T <sub>opr</sub> | - 55 to 150        | °C   | _                                                                                                                                                                              |

The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment.

Do not exceed any of these ratings. Exceeding the rating (s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

Please use the IC within the specified operating ranges.

Note: VREF2 pin is only for the TC78B042FTG.

## Operating ranges (Ta = 25°C)

| Characteristics             | Symbol  | Min | Тур. | Max  | Unit | Remarks             |
|-----------------------------|---------|-----|------|------|------|---------------------|
| Power supply voltage        | VCCopr  | 6   | 15   | 16.5 | V    | VCC                 |
| Oscillation frequency       | fOSCopr | 6.8 | 9.22 | 15.5 | MHz  | —                   |
| Chood control voltage input | VSPopr  | 0   | _    | 7.3  | V    | VSP: Normal control |
| Speed control voltage input | VSPoprT | 8.2 | _    | 10   | V    | VSP: Test mode      |

## Power dissipation (for reference only)



## Electrical characteristics (Unless otherwise specified, Ta = 25°C and VCC = 15 V)

| Chara                 | Characteristics Symbol       |        | nbol       | Test Condition                                                                                                                          | Min            | Тур.          | Max   | Unit |  |
|-----------------------|------------------------------|--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-------|------|--|
| Supp                  | y current ICC                |        | C          | VREF = OPEN                                                                                                                             | 2              | 5             | 8     | mA   |  |
|                       |                              | IIN1   |            | VIN = 5 V:CWCCW, MODE, RESX                                                                                                             |                | 50            | 100   | 1    |  |
|                       |                              | IIN2   |            | VIN = 0 V:FGC, LA, LAS, LAL, LAAJ                                                                                                       |                | 0             | 1     |      |  |
| Inpu                  | it current                   | 111    | ٧3         | VIN = 5 V:VSP                                                                                                                           |                | 33            | 70    | μA   |  |
|                       |                              | 111    | <b>V</b> 4 | VIN = 0 V:RES                                                                                                                           | -100           | -50           | -25   |      |  |
|                       |                              | 111    | ٧5         | VIN = 5 V:RES                                                                                                                           | -2             | 5             | 10    | 1    |  |
|                       |                              |        | Н          | CWCCW, MODE                                                                                                                             | 2              | _             | _     |      |  |
|                       |                              | VIN1   | L          | CWCCW, MODE                                                                                                                             | 0              | _             | 0.8   | V    |  |
|                       |                              |        | Hys        | CWCCW, MODE (Reference value)                                                                                                           |                | ±0.1          | —     |      |  |
|                       |                              |        | HVTH       | RES, RESX                                                                                                                               |                | 2.6           | 2.7   |      |  |
|                       |                              | VIN2   | LVTH       | RES, RESX                                                                                                                               | 2.3            | 2.4           | _     | V    |  |
|                       |                              |        | Hys        | RES, RESX (Reference value)                                                                                                             |                | ±0.1          |       |      |  |
| Inpu                  | t voltage                    |        | Т          | PWM Max, ON duty $\rightarrow$ Test mode                                                                                                | 7.3            | 7.75          | 8.2   |      |  |
|                       |                              | VSPA   | Н          | Motor operation $\rightarrow$ PWM Max, ON duty                                                                                          | 5.1            | 5.4           | 5.7   | v    |  |
|                       |                              | VSPA   | М          | Refresh $\rightarrow$ Output Duty operation start                                                                                       | 1.8            | 2.1           | 2.4   | v    |  |
|                       |                              |        | L          | Commutation OFF $\rightarrow$ Refresh                                                                                                   | 0.7            | 1.0           | 1.3   | 1    |  |
|                       |                              |        | Т          | PWM Max, ON duty $\rightarrow$ Test mode                                                                                                | 7.3            | 7.75          | 8.2   |      |  |
|                       |                              | VSPB   | Н          | Motor operation $\rightarrow$ PWM Max, ON duty                                                                                          | 4.7            | 5             | 5.3   | V    |  |
|                       |                              |        | М          | Refresh $\rightarrow$ Output Duty operation start                                                                                       | 0.1            | 0.2           | 0.3   |      |  |
|                       |                              | VAD4   |            | LAS (Reference value)                                                                                                                   | 1.125          | 1.25          | 1.325 | V    |  |
|                       | age STEP width               | VAD16  |            | LAL, FGC (Reference value)                                                                                                              | 0.281          | 0.313         | 0.331 | V    |  |
|                       | age STEF width               | VAD32  |            | LA (Reference value)                                                                                                                    | 0.141          | 0.156         | 0.166 | V    |  |
|                       |                              | VAD64  |            | LAAJ (Reference value)                                                                                                                  | 0.070          | 0.078         | 0.083 | V    |  |
|                       | Input sensitivity            | V      | S          | Differential inputs                                                                                                                     | 40             | —             | —     | mVp  |  |
| Hall sensor<br>inputs | Common-mode<br>input voltage | V      | W          | _                                                                                                                                       | 0.2            | _             | 3.5   | V    |  |
|                       | Input hysteresis             | VH     | hys        | (Reference value)                                                                                                                       | ±1.5           | ±7.5          | ±13.5 | m\   |  |
| Hall                  | IC input                     | VHIN   | Н          | HUP, HVP, HWP: HUM, HVM, HWM = VREF/2                                                                                                   | VREF<br>- 1    | —             | VREF  | v    |  |
|                       |                              | L      |            |                                                                                                                                         |                | —             | 0.8   |      |  |
| lanut                 |                              | Thallr |            | HUP, HVP, HWP = Hall IC input,<br>HUM, HVM, HWM = VREF/2, OSCR = 22 k $\Omega$<br>UH, VH, WH, UL, VL, WL, FG: Rising (Reference value)  | _              | 4             | _     | μs   |  |
| Input delay time      |                              | Thalf  |            | HUP, HVP, HWP = Hall IC input,<br>HUM, HVM, HWM = VREF/2, OSCR = 22 k $\Omega$<br>UH, VH, WH, UL, VL, WL, FG: Falling (Reference value) | _              | 2             | _     | μs   |  |
|                       |                              | VO     | JTH        | IOUT = -2 mA: UH, VH, WH, UL, VL, WL, FG                                                                                                | VREF<br>- 0.78 | VREF<br>- 0.3 | _     |      |  |
|                       |                              | VO     | JTL        | IOUT = 2 mA: UH, VH, WH, UL, VL, WL, FG                                                                                                 | _              | 0.3           | 0.78  |      |  |
|                       |                              | VR     | EFA        | VREF = 0 mA: VREF, (VREF2 = OPEN) (Note1)                                                                                               | 4.7            | 5.0           | 5.3   | 1    |  |
| Outp                  | ut voltage                   | VR     | EFB        | VREF = -15 mA: VREF, (VREF2 = OPEN) (Note1)                                                                                             | 4.7            | 5.0           | 5.3   | v    |  |
| 1                     | -                            | VRI    | EFC        | VREF = -35 mA: VREF, (VREF2 = OPEN) (Note1)                                                                                             | 4.5            | 5.0           | 5.3   | ]    |  |
|                       |                              | VRE    | F2A        | VREF2 = 0 mA: VREF2, (VREF = OPEN) (Note1)                                                                                              | 4.7            | 5.0           | 5.3   | 1    |  |
|                       |                              | VRE    | F2B        | VREF2 = -3 mA: VREF2, (VREF = -12 mA) (Note1)                                                                                           | 4.7            | 5.0           | 5.3   | 1    |  |
|                       |                              | VRE    | F2C        | VREF2 = -3 mA: VREF2, (VREF = -32 mA) (Note1)                                                                                           | 4.5            | 5.0           | 5.3   | 1    |  |
| 0                     |                              | IL     | .H         | VOUT = 0 V: UH, VH, WH, UL, VL, WL, FG                                                                                                  | _              | 0             | 1     |      |  |
| Output le             | akage current                |        | L          | VOUT = 5 V: UH, VH, WH, UL, VL, WL, FG                                                                                                  | _              | 0             | 1     | μA   |  |



# TC78B041FNG/TC78B042FTG

| Characteristics                                        | Symbol    | Test Condition                                             | Min     | Тур.  | Max     | Unit |
|--------------------------------------------------------|-----------|------------------------------------------------------------|---------|-------|---------|------|
| Output OFF time                                        | VOFF(18)  | OSCR = 22 k $\Omega$ IOUT = 2 mA (Reference value)         | 1.7     | 2     | 2.3     | μS   |
| (Dead time)                                            | VOFF(20)  | OSCR = 20 k $\Omega$ IOUT = 2 mA (Reference value)         | 1.5     | 1.79  | 2.07    | μS   |
| Oscillation frequency                                  | fosc(18)  | OSCR = 22 k $\Omega$ (Reference value)                     | 8.29    | 9.22  | 10.14   | MHz  |
| Oscillation frequency                                  | fosc(20)  | OSCR = 20 k $\Omega$ (Reference value)                     | 9.06    | 10.06 | 11.08   | MHz  |
| PWM oscillation frequency                              | FC(18)    | OSCR = 22 k $\Omega$ (Reference value)                     | 16.2    | 18    | 19.8    | kHz  |
| (Carrier frequency)                                    | FC(20)    | OSCR = 20 k $\Omega$ (Reference value)                     | 17.7    | 19.6  | 21.7    | kHz  |
| Maximum conduction duty<br>width<br>(Sine wave)        | TON180MAX | (Reference value)                                          | (Note2) | 96.3  | (Note2) | %    |
| Maximum conduction duty<br>width<br>(120° commutation) | TON120MAX | (Reference value)                                          | (Note2) | 85    | (Note2) | %    |
| Minimum conduction duty<br>width                       | TONMIN    | (Reference value)                                          |         | 0.2   | —       | %    |
| Output current limiting voltage                        | VIDC      | IDC                                                        |         | 0.5   | 0.52    | V    |
| Input delay of current detection                       | TIDC      | IDC OSCR = 22 k $\Omega$ (Reference value)                 |         | 3.2   | —       | μS   |
|                                                        | VCC(H)    | Output turn-on threshold                                   | 5.0     | 5.5   | 5.9     |      |
| VCC monitor VCC(L)<br>VCC(H)                           |           | Output turn-off threshold                                  |         | 5     | 5.5     | V    |
|                                                        |           | Input voltage hysteresis (Reference value)                 |         | 0.5   | —       |      |
|                                                        | VREF(H)   | Output turn-on threshold                                   | 3.7     | 4     | 4.3     |      |
| VREF monitor                                           | VREF(L)   | Output turn-off threshold                                  | 3.4     | 3.7   | 4       | V    |
|                                                        | VREF(H)   | Input voltage hysteresis (Reference value)                 | _       | 0.3   | —       |      |
|                                                        | TONTR     | TR = 0.01 $\mu$ F Operation period (Reference value)       | 3.7     | 5     | 7.4     | s    |
|                                                        | TOFFTR    | TR = 0.01 $\mu$ F Output disabled period (Reference value) | 22.2    | 30    | 44.4    | s    |
|                                                        | FTR       | TR = 0.01 μF frequency                                     | 68      | 100   | 132     | Hz   |
| Motor lock detection                                   | ICTR      | Charge current (Reference value)                           | 2       | 3     | 4       | μA   |
|                                                        | IDTR      | Discharge current (Reference value)                        | -4      | -3    | -2      | μA   |
|                                                        | VHTR      | High-side threshold (Reference value)                      | 2.7     | 3     | 3.3     | V    |
|                                                        | VLTR      | Low-side threshold (Reference value)                       | 1.35    | 1.5   | 1.65    | V    |
| Current detection accuracy of auto lead angle          | VRS       | (Reference value)                                          | -1      | 0     | 1       | mV   |

Reference value: Design values. No shipping inspection.

Note1: VREF2 pin is only for the TC78B042FTG.

Note2: Since the output Duty is controlled by the logic circuit, the maximum and minimum values of the maximum conduct duty width are the same with typical values, and these values are design values. However, the values may be different from the typical values due to a delay of the load capacity, etc.

## Functional description

### 1. Basic operation

At startup, the motor is driven with 120° commutation. When the hall signal indicates a rotation speed (f) of 1 Hz or more, the motor rotates by estimating the rotor position. (Note)

0 (Startup)  $\leq$  f < 1 Hz: Square-wave drive (120° commutation) 1Hz  $\leq$  f: Sine-wave PWM drive (180° commutation)

Note: When oscillation frequency (fosc) is 9.22 MHz, the switching period from the hall signal to the following one is about 0.167 s. Then, the frequency for one cycle is about 1 Hz ((6×1536000)/fosc). When f is 1 Hz or more, the motor is driven according to the command of the LA pin. When f is less than 1Hz or the motor rotation direction is reverse (according to the timing chart), the motor is driven with 120° commutation (lead angle is 0°).

### 2. Reference clock and carrier frequency setting

Reference clock (oscillation frequency: fosc) is determined by the resistance (R) of the OSCR pin. It configures PWM frequency (carrier frequency). The calculating formula is shown below. When the resistance (R) of the OSCR pin is 22 k $\Omega$ , oscillation frequency is 9.22 MHz (typ.) and carrier frequency is 18 kHz (typ.). Carrier frequency: FC = fosc /512 (Hz)

| OSCR pin            | Reference clock  | PWM frequency (carrier frequency) |
|---------------------|------------------|-----------------------------------|
| resistor value [kΩ] | fosc[MHz] (typ.) | Fc[kHz] (typ.)                    |
|                     |                  |                                   |
| 27                  | 7.62             | 14.9                              |
| 24                  | 8.5              | 16.6                              |
| 24                  | 8.5              | 10:0                              |
| 22                  | 9.22             | 18                                |
|                     |                  |                                   |
| 20                  | 10.06            | 19.6                              |
|                     |                  |                                   |
| 18                  | 11.08            | 21.6                              |
| 16                  | 12.33            | 24.1                              |
| 10                  | 12.33            | 24.1                              |
| 15                  | 13.07            | 25.5                              |
|                     |                  | _3.0                              |

\_\_\_\_\_

### 3. Dead time insertion (cross conduction protection)

To prevent a short-circuit between external low-side and high-side power devices during sine-wave PWM drive, a dead time is digitally inserted. (The dead time is also implemented at the full duty cycle during square-wave drive.)

| $T_d = 18/fosc$                                        |          |          |  |
|--------------------------------------------------------|----------|----------|--|
| $Td\approx 2~\mu s$ when $fosc\approx 9.22~MHz,$ where | UH       |          |  |
| fosc is reference clock frequency                      | (VH, WH) |          |  |
| (Oscillation frequency).                               |          | Td Td    |  |
|                                                        | UL       |          |  |
|                                                        | (VL, WL) | <u> </u> |  |

### 4. Hall signal

### <Hall sensor input>

Common-mode input voltage range: VW = 0.2 V to 3.5 V Input hysteresis: VHhys = 7.5 mV (typ.)



### <Hall IC input>

Usage setting example 1: HUP, HVP, HWP =GND to VREF: HUM, HVM, HWM=VREF/ 2 Usage setting example 2: HUP, HVP, HWP =VREF/ 2: HUM, HVM, HWM=GND to VREF

### 5. Rotation pulse output

The IC outputs rotating pulse based on the hall signal. FGC pin can switch number of pulses. One pulse per electrical angle is generated from the hall signal of U phase. 3 pulses per electrical angle are generated by combining each rising and falling edge of U, V, and W phases.

 $2.4 \text{ or } 2 \text{ or } 0.8 \text{ pulses per electrical angle are generated by rotating the motor with 1.5 electrical angle under the condition that the frequency of the hall signal (U phase) is about 0.68 Hz or higher (condition: fosc = 9.22 MHz). They are not generated when f is less than 0.68 Hz. Since the pulses are not generated synchronous with hall signal switching edge, each phase of hall signal cannot be judged by FG signal.$ 

In STEP8, output timing of commutation signal is enabled. Approximate lead angle can be calculated as follows; Lead angle (°) =  $(0.6 \times \text{Duty} (\%)) - 0.94$ .



Note: The threshold voltage of the FGC pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.



### <Timing chart of FG signal>

Note: Above timing chart is an example and simplified for explanatory purposes. The 2.4, 2, and 0.8 pulses or electrical angle may not be synchronized with hall signals.

### 6. Setting rotation speed control

By changing the input voltage of VSP pin, duty of the commutation signal output is changed and the motor rotation speed can be controlled.

Input mode of VSP pin can be selected between A and B by using MODE pin.

| MODE pin | Input type of VSP pin |
|----------|-----------------------|
| High     | B mode                |
| Low/OPEN | A mode                |

#### <VSP pin input: A mode, MODE pin: Low/Open>

after VSP exceeds 2.1 V.

- Voltage command input: VSP ≤1.0 V The commutation signal outputs are disabled (i.e., gate block protection is activated).
- (2) Voltage command input: 1.0 V < VSP ≤2.1 V (Refresh) The low-side commutation signal is turned on for a constant period (carrier period). ON duty: about 8% (40/fosc)
- (3) Voltage command input: 2.1 V < VSP ≤ 7.75 V</li>
   Output ON duty is changed by setting 256-resolution. When VSP is 5.4 V (typ.) or more, output ON duty keeps the maximum value.
   During square-wave drive, the low-side commutation signal is turned on forcedly for a constant period (carrier period). ON duty: about 8% (40/fosc)

In stop mode (Rotation frequency < 1 Hz when fosc=9.22 MHz), the commutation signal is output after VSP exceeds 2.1 V and the refresh mode is activated for 1.5 ms (condition: fosc=9.22 MHz). In rotation mode (Rotation frequency  $\geq$  1 Hz when fosc=9.22 MHz), the commutation signal is output immediately

Note: In startup, low-side commutation signal should be turned on (1.0 V < V<sub>SP</sub> ≤2.1 V) for a certain period to charge the high-side gate power supply.

- (4) Voltage command input: 7.75 V < VSP ≤ 10 V (test mode for motor shipping) In sine-wave drive mode, the motor rotates with lead angle of zero. Output ON duty keeps the maximum value.
  - Note: In the test mode for motor shipment, even if the setting of the sine wave generation method is the sine-wave 360° reset with the LAS pin, the setting is the sine-wave 60° reset



Note: The threshold voltage in each state of the VSP pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.

Downloaded from Arrow.com.

### <VSP pin input: B mode, MODE pin: High>

- Voltage command input: VSP ≤ 0.2 V (Refresh) The low-side commutation signal is turned on for a constant period (carrier period). ON duty: about 8% (40/fosc)
- (2) Voltage command input:  $0.2 \text{ V} < \text{V}_{\text{SP}} \leq 7.75 \text{ V}$

Output ON duty is changed by setting 256-resolution. When VSP is 5 V (typ.) or more, output ON duty keeps the maximum value.

During square-wave drive, the low-side commutation signal is turned on forcedly for a constant period (carrier period). ON duty: about 8% (40/fosc)

In stop mode (Rotation frequency < 1 Hz when fosc=9.22 MHz), the commutation signal is output after VSP exceeds 0.2 V and the refresh mode is activated for 1.5 ms (condition: fosc=9.22 MHz). In rotation mode (Rotation frequency  $\geq$  1 Hz when fosc=9.22 MHz), the commutation signal is output immediately after VSP exceeds 0.2 V.

Note: In startup, low-side commutation signal should be turned on  $(0.2 \text{ V} < \text{V}_{\text{SP}})$  for a certain period to charge the high-side gate power supply.

- $\begin{array}{ll} \text{(3)} & \text{Voltage command input: } 7.75 \text{ V} < \text{V}_{\text{SP}} \leq 10 \text{ V} \text{ (test mode for motor shipping)} \\ & \text{In sine-wave drive mode, the motor rotates with lead angle of zero.} \\ & \text{Output ON duty keeps the maximum value.} \end{array}$ 
  - Note: In the test mode for motor shipment, even if the setting of the sine wave generation method is the sine-wave 360° reset with the LAS pin, the setting is the sine-wave 60° reset.



Note: The threshold voltage in each state of the VSP pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.

### 7. Setting lead angle function and sine-wave generation

LAS pin can set sine-wave generation and lead angle function. Details are shown below.

| STEP | LAS voltage [V]<br>(Note) | Sine-wave generation   | Lead angle function                             | LA pin setting                                                                               |
|------|---------------------------|------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------|
| 0    | 0                         | Sine-wave (60°) reset  | Automatic<br>(InPAC: Intelligent Phase Control) | Lead angle upper limit setting of<br>the current limiting lead angle<br>0° to 58° / 32 steps |
| 1    | 1.25                      | Sine-wave (360°) reset | Automatic<br>(InPAC: Intelligent Phase Control) | Lead angle upper limit setting of<br>the current limiting lead angle<br>0° to 58° / 32 steps |
| 2    | 2.5                       | Sine-wave (360°) reset | External input                                  | Set phase of commutation signal<br>output:<br>0° to 58° / 32 steps                           |
| 3    | 3.75                      | Sine-wave (60°) reset  | External input                                  | Set phase of commutation signal<br>output:<br>0° to 58° / 32 steps                           |

Note: The threshold voltage of the LAS pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.



### <Lead angle function>

### (1) Automatic lead angle control function (InPAC: Intelligent Phase Control)

The auto lead angle control function corrects based on the input signal of hall signal so that zero-cross point of U-phase output current is 0° position in the following timing chart. It detects an output current at the position of 0° in the timing chart, and the phase is judged once per one electrical angle, whether the lead angle or delay angle. When the result judged 4 times continuously is matched, it changes the phase (range: 0° to 58°) of a commutation signal output for each step (0.94°), and corrects the zero crossing position of output current. If the result is not matched, the phase of commutation signal does not change.

Additionally, the auto lead angle control function corrects the zero-cross point of U-phase output current to 0° position of the timing chart when the phase relation between U phase hole signal and U phase Back-EMF is the following timing chart. Therefore, motor driving efficiency is optimized when zero-cross point of U-phase Back-EMF and U-phase output current are corresponded. Since zero-cross point of the output current is detected by RSI and RSG pins through shunt resistor, connection of RSI pin and RSG pin via the shunt resistor is required to apply auto lead angle function.

Moreover, rotation speed (i.e. one electrical angular frequency of hall signal) that enables normal auto lead angle control has a limit (Finpac). The limit value (Finpac) is determined according to PWM frequency (carrier frequency) and phase correction value. It can be calculated by the formula of 'Finpac=PWM frequency×{(30+phase)/540}'. When the rotation speed exceeds this limit value, auto lead angle function may not work.

Example: In case of PWM frequency = 16.2 kHz, phase (LAAJ pin function) = 0° setting, Finpac = 900 Hz.

### <Timing chart of auto lead angle (CWCCW=Low)>



### <Timing chart of auto lead angle (CWCCW=High)>



# <Lead angle upper limit value setting of current limiting lead angle of LA pin during auto lead angle control setting (InPAC)>

In the auto lead angle setting (InPAC), when the current limiting (IDC pin function) works at the zero-cross detecting point of output current and does not judge the auto lead angle (InPAC) phase, the current limiting lead angle (IDC lead angle) advances the lead angle. The LA pin is set to the upper limit value of current limiting lead angle (IDC lead angle).

In the auto lead angle setting (InPAC), when the current limiting (IDC pin function) works at zero-cross detecting point of output current, the phase judgement cannot be performed and the auto lead angle control (InPAC) cannot work. However, in this case, the lead angle can be advanced by the current limiting lead angle function (IDC lead angle). Whenever the state where the auto lead angle (InPAC) cannot perform a phase judgement by the current limiting counts 4 times, the lead angle of 1 step (0.94°) is advanced. The lead angle counts by the auto lead angle control (InPAC) are reset when the auto lead angle control (InPAC) does not perform the phase judgement by current limiting.

The LA pin can set the upper limit value of current limiting lead angle not to advance too much the lead angle by this current limiting lead angle function.

The upper limit setting of the LA pin lead angle is only for the setting of this current limiting lead angle function (IDC lead angle), so that normal auto lead function setting (InPAC) cannot be set this limit value arbitrary. The upper limit value is 58.1°.

| STEP | LA voltage [V]<br>(Note) | Lead angle [°] | STEP | LA voltage [V]<br>(Note) | Lead angle [°] |
|------|--------------------------|----------------|------|--------------------------|----------------|
| 0    | 0.00                     | 0.0            | 16   | 2.50                     | 30.0           |
| 1    | 0.16                     | 1.9            | 17   | 2.66                     | 31.9           |
| 2    | 0.31                     | 3.8            | 18   | 2.81                     | 33.8           |
| 3    | 0.47                     | 5.6            | 19   | 2.97                     | 35.6           |
| 4    | 0.63                     | 7.5            | 20   | 3.13                     | 37.5           |
| 5    | 0.78                     | 9.4            | 21   | 3.28                     | 39.4           |
| 6    | 0.94                     | 11.3           | 22   | 3.44                     | 41.3           |
| 7    | 1.09                     | 13.1           | 23   | 3.59                     | 43.1           |
| 8    | 1.25                     | 15.0           | 24   | 3.75                     | 45.0           |
| 9    | 1.41                     | 16.9           | 25   | 3.91                     | 46.9           |
| 10   | 1.56                     | 18.8           | 26   | 4.06                     | 48.8           |
| 11   | 1.72                     | 20.6           | 27   | 4.22                     | 50.6           |
| 12   | 1.88                     | 22.5           | 28   | 4.38                     | 52.5           |
| 13   | 2.03                     | 24.4           | 29   | 4.53                     | 54.4           |
| 14   | 2.19                     | 26.3           | 30   | 4.69                     | 56.3           |
| 15   | 2.34                     | 28.1           | 31   | 4.84                     | 58.1           |

Note: The threshold voltage of the LA pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.



### (2) Lead angle set by external input

Lead angle of commutation signal output against hall signal can be fixed by LA input voltage.

| STEP | LA voltage [V]<br>(Note) | Lead angle [°] | STEP | LA voltage [V]<br>(Note) | Lead angle [°] |
|------|--------------------------|----------------|------|--------------------------|----------------|
| 0    | 0.00                     | 0.0            | 16   | 2.50                     | 30.0           |
| 1    | 0.16                     | 1.9            | 17   | 2.66                     | 31.9           |
| 2    | 0.31                     | 3.8            | 18   | 2.81                     | 33.8           |
| 3    | 0.47                     | 5.6            | 19   | 2.97                     | 35.6           |
| 4    | 0.63                     | 7.5            | 20   | 3.13                     | 37.5           |
| 5    | 0.78                     | 9.4            | 21   | 3.28                     | 39.4           |
| 6    | 0.94                     | 11.3           | 22   | 3.44                     | 41.3           |
| 7    | 1.09                     | 13.1           | 23   | 3.59                     | 43.1           |
| 8    | 1.25                     | 15.0           | 24   | 3.75                     | 45.0           |
| 9    | 1.41                     | 16.9           | 25   | 3.91                     | 46.9           |
| 10   | 1.56                     | 18.8           | 26   | 4.06                     | 48.8           |
| 11   | 1.72                     | 20.6           | 27   | 4.22                     | 50.6           |
| 12   | 1.88                     | 22.5           | 28   | 4.38                     | 52.5           |
| 13   | 2.03                     | 24.4           | 29   | 4.53                     | 54.4           |
| 14   | 2.19                     | 26.3           | 30   | 4.69                     | 56.3           |
| 15   | 2.34                     | 28.1           | 31   | 4.84                     | 58.1           |

Note: The threshold voltage of the LA pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.



### Lead angle limit function (LAL pin setting)

When VSP input voltage is too low to provide enough output current, zero-cross point of output current cannot be detected accurately and auto lead angle function may not work properly because this function is activated by detecting zero-cross point of the output current. In this case, lead angle limit function is applied. In the auto lead angle function setting, when the input voltage (input Duty) of the VSP pin in the following LAL pin setting without working. As the fixed lead angle value is an initial value, a sine wave of the lead angle value also starts from this fixed lead angle value when changing from a rectangle wave to a sine wave. When the VSP pin voltage exceeds the configured voltage, the auto lead angle control function works and changes from the fixed lead angle to a suitable lead angle by 1 step (0.94°). Moreover, in external input setting, auto lead angle function using LAL pin is not enabled.

|      | LAL voltage   | Fixed lead<br>angle [°] | • • •                              | / A mode (Note)<br>oversed to duty) | VSP voltage [V] / B mode (Note)<br>(VSP input: conversed to duty) |                                    |  |
|------|---------------|-------------------------|------------------------------------|-------------------------------------|-------------------------------------------------------------------|------------------------------------|--|
| STEP | [V]<br>(Note) | (Initial<br>value)      | Hysteresis<br>VSP increase<br>side | Hysteresis<br>VSP decrease<br>side  | Hysteresis<br>VSP increase<br>side                                | Hysteresis<br>VSP decrease<br>side |  |
| 0    | 0.00          | No limit<br>(0°)        | _                                  | _                                   | _                                                                 | _                                  |  |
| 1    | 0.31          | 5.6                     | 2.49 V or less                     | 2.43 V or less                      | 0.77 V or less                                                    | 0.68 V or less                     |  |
| 2    | 0.63          | 0                       | (12% or less)                      | (10% or less)                       | (12% or less)                                                     | (10% or less)                      |  |
| 3    | 0.94          | 11.3                    | 0.001/001000                       | 0.00.) ( an land                    | 4.04.) (                                                          | 0.00 \ / an lass                   |  |
| 4    | 1.25          | 5.6                     | 2.66 V or less<br>(17% or less)    | 2.60 V or less<br>(15% or less)     | 1.01 V or less<br>(17% or less)                                   | 0.92 V or less<br>(15% or less)    |  |
| 5    | 1.56          | 0                       |                                    | (15% 01 less)                       |                                                                   | (15% 01 less)                      |  |
| 6    | 1.88          | 12.2                    | 0.00.1/1.1/1.1                     | 0.70.) (                            | 4.07.) (                                                          |                                    |  |
| 7    | 2.19          | 6.6                     | 2.83 V or less<br>(22% or less)    | 2.76 V or less<br>(20% or less)     | 1.27 V or less<br>(22% or less)                                   | 1.17 V or less<br>(20% or less)    |  |
| 8    | 2.50          | 0                       |                                    | (20 % 01 1833)                      |                                                                   | (20 % 01 1833)                     |  |
| 9    | 2.81          | 13.1                    | 0.00.)/                            | 0.00.) ( an land                    |                                                                   | 4.44.27                            |  |
| 10   | 3.13          | 7.5                     | 2.99 V or less<br>(27% or less)    | 2.93 V or less<br>(25% or less)     | 1.51 V or less<br>(27% or less)                                   | 1.41 V or less<br>(25% or less)    |  |
| 11   | 3.44          | 0                       |                                    |                                     |                                                                   | (23/0 01 less)                     |  |
| 12   | 3.75          | 18.8                    |                                    |                                     |                                                                   |                                    |  |
| 13   | 4.06          | 13.1                    | 3.15 V or less                     | 3.09 V or less                      | 1.74 V or less                                                    | 1.64 V or less                     |  |
| 14   | 4.38          | 7.5                     | (32% or less)                      | (30% or less)                       | (32% or less)                                                     | (30% or less)                      |  |
| 15   | 4.69          | 0                       |                                    |                                     |                                                                   |                                    |  |

Note: The threshold voltage of the LAL pin and VSP pin is typical values. The values are configured based on VREF pin voltage, so that they fluctuate with VREF pin voltage.



### Automatic lead angle correction (LAAJ pin setting)

LAAJ pin can correct zero-cross point of output current during auto lead angle control as well as LA pin. Configuration is shown below.

| STEP | LAAJ [V] | Phase<br>[°] |
|------|----------|--------------|------|----------|--------------|------|----------|--------------|------|----------|--------------|
| 0    | 0.00     | 0.0          | 16   | 1.25     | 8.4          | 32   | 2.50     | 23.4         | 48   | 3.75     | 30.0         |
| 1    | 0.08     | 0.0          | 17   | 1.33     | 9.4          | 33   | 2.58     | 24.4         | 49   | 3.83     | 30.0         |
| 2    | 0.16     | 0.0          | 18   | 1.41     | 10.3         | 34   | 2.66     | 25.3         | 50   | 3.91     | 30.0         |
| 3    | 0.23     | 0.0          | 19   | 1.48     | 11.3         | 35   | 2.73     | 26.3         | 51   | 3.98     | 30.0         |
| 4    | 0.31     | 0.0          | 20   | 1.56     | 12.2         | 36   | 2.81     | 27.2         | 52   | 4.06     | 30.0         |
| 5    | 0.39     | 0.0          | 21   | 1.64     | 13.1         | 37   | 2.89     | 28.1         | 53   | 4.14     | 30.0         |
| 6    | 0.47     | 0.0          | 22   | 1.72     | 14.1         | 38   | 2.97     | 29.1         | 54   | 4.22     | 30.0         |
| 7    | 0.55     | 0.0          | 23   | 1.80     | 15.0         | 39   | 3.05     | 30.0         | 55   | 4.30     | 30.0         |
| 8    | 0.63     | 0.9          | 24   | 1.88     | 15.9         | 40   | 3.13     | 30.0         | 56   | 4.38     | 30.0         |
| 9    | 0.70     | 1.9          | 25   | 1.95     | 16.9         | 41   | 3.20     | 30.0         | 57   | 4.45     | 30.0         |
| 10   | 0.78     | 2.8          | 26   | 2.03     | 17.8         | 42   | 3.28     | 30.0         | 58   | 4.53     | 30.0         |
| 11   | 0.86     | 3.8          | 27   | 2.11     | 18.8         | 43   | 3.36     | 30.0         | 59   | 4.61     | 30.0         |
| 12   | 0.94     | 4.7          | 28   | 2.19     | 19.7         | 44   | 3.44     | 30.0         | 60   | 4.69     | 30.0         |
| 13   | 1.02     | 5.6          | 29   | 2.27     | 20.6         | 45   | 3.52     | 30.0         | 61   | 4.77     | 30.0         |
| 14   | 1.09     | 6.6          | 30   | 2.34     | 21.6         | 46   | 3.59     | 30.0         | 62   | 4.84     | 30.0         |
| 15   | 1.17     | 7.5          | 31   | 2.42     | 22.5         | 47   | 3.67     | 30.0         | 63   | 4.92     | 30.0         |

Note: The threshold voltage of the LAAJ pin is a typical value. The value is configured based on VREF pin voltage, so that it fluctuates with VREF pin voltage.



### <Sine-wave generation>

### (1) Reset of sine-wave (60°)

Hall signals generated from hall sensors are modulated, and a sinusoidal PWM waveform is created by comparing the modulated waveform to a triangular waveform.

The counter measures the period from a rising edge (falling edge) of each hall signal to its next falling edge (rising edge) (corresponding to the electrical angle of 60°). This period is then used as 60° phase data for the next modulation. A total of 64 ticks comprise 60° phase data. The time width of a tick equals 1/64th the time width of the immediately preceding 60° phase.



In the above diagram, the modulated waveforms have an interval (1)' that is equal to the time width between a rising edge of HU to a falling edge of HW (1) of the previous cycle. In the same way, the modulated waveforms have an interval (2)' that is equal to the time width between a falling edge of HW to a rising edge of HV (2) of the previous cycle. If next edge does not appear before 64 ticks end, next 64 ticks become equal to the next period until the next edge appear.



Phase matching between the hall signal and the modulated waveform is carried out for every zero-cross point of the hall signal. Modulation is reset on each rising edge and falling edge of the hall signal for every 60 electrical degrees. Therefore, when the hall sensor is displaced or the motor is accelerating or decelerating, the modulated waveform becomes discontinuous upon each reset.

Note: Square waveforms are used in the above diagram for the sake of simplicity.

### (2) Reset of sine-wave (360°)

Hall signals generated from hall sensors are modulated, and a sinusoidal PWM waveform is created by comparing the modulated waveform to a triangular waveform.

The counter measures the period from a falling edge of HU to its next falling edge (corresponding to the electrical angle of 360°). This period is then used as 360° phase data for the next modulation.

A total of 384 ticks comprise 360° phase data. The time width of a tick equals 1/384th the time width of the immediately preceding 360° phase.





In the above diagram, the modulated waveforms have an interval  $(T_1)$  that is equal to the time width between a falling edge of HU to the next falling edge of HU  $(T_1)$  of the previous cycle. If next edge does not appear before  $T_1$  data ends, next  $T_1$  data becomes equal to the next period until the next edge appear.

Modulation is reset on each falling edge of the hall signal for every 360 electrical degrees. Therefore, when the motor is accelerating or decelerating, the modulated waveform becomes discontinuous upon each reset.

Note: Square waveforms are used in the above diagram for the sake of simplicity.

### 8. Error detections

(1) Overcurrent protection (IDC pin)

In sine-wave drive, if the IDC pin voltage exceeds the internal reference voltage (0.5 V (typ.)), the commutation signals are forced to output low level. The current limitation is released for each carrier frequency.

Note: In auto lead angle setting (InPAC), when the current limiting (IDC pin function) operates at zero-cross detection point of the output current, the angle leads by the current limiting function. Refer to the description of LA pin setting.

In square-wave drive, if the IDC pin voltage exceeds the internal reference voltage (0.5 V (typ.)), the upper phase signals (UH, VH, and WH) are forced to output low level. Lower phase signals (UL, VL, and WL) are output according to the hall signals as shown in the timing chart. The current limitation is released for each carrier frequency.

(2) Error detection positive input (RES pin)

When low level is input to RES pin, the commutation outputs are disabled. When high level is input to RES pin, the detection function is disabled after every carrier frequency and the commutation resumes.

In stop mode (Rotation frequency < 1 Hz when fosc=9.22 MHz)), commutation resumes after VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V) and the refresh function operates for 1.5 ms (condition: fosc=9.22 MHz).

In rotational mode (Rotation frequency  $\geq$  1 Hz when fosc=9.22 MHz), commutation resumes after VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V).

The internal counter is operating and FG signal is output during reset.

(3) Error detection negative input (RESX pin)

When high level is input to RESX pin, the commutation outputs are disabled. When low level is input to RESX pin, the detection function is disabled after every carrier frequency and the commutation resumes.

In stop mode (Rotation frequency < 1 Hz when fosc=9.22 MHz)), commutation resumes after VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V) and the refresh function operates for 1.5 ms (condition: fosc=9.22 MHz).

In rotational mode (Rotation frequency  $\geq$  1 Hz when fosc=9.22 MHz), commutation resumes after VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V).

The internal counter is operating and FG signal is output during reset.

(4) Abnormal hall signal protection

When hall signals (internal hall amplifier outputs) are all high or all low levels, the commutation signals output low level (i.e., gate block protection). When these signals are set to any other combination, the commutation resumes.

When all of hall inputs (HUP, HUM, HVP, HVM, HWP, and HWM) are set open, the commutation signals output low level (i.e., gate block protection). When these signals are set to any other combination, the commutation resumes.

Hall signals (internal hall amplifier outputs) in sine-wave PWM drive have lath type construction.

So, in case the hall signal is output differently from the logic of an expected value, a prior state is held. Therefore, malfunction may not occur if a slight noise and chattering generate. (5) Under voltage lockout (VCC monitor and VREF monitor)

While the operating voltage is outside the rated range during power-on or power-off, the commutation outputs are set low level to prevent external power devices from damage due to short-circuits.

When VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V), refresh function is activated for 1.5 ms (condition: fosc=9.22 MHz) and the commutation resumes.

However, since sequence of returning power supply corresponds to the power-on sequence, the circuit turns into unstable and the operation cannot be guaranteed.



### 9. Motor lock detection

Motor lock detection function disables the commutation signals when the motor does not rotate although VSP exceeds a certain value (A mode: 2.1 V, B mode: 0.2 V) and continues to stop after the drive period (TON (s)) has passed.

Motor lock detection repeats intermitted operation consisted of drive mode and stop mode. The ratio of drive period: stop period (TOFF(s)) is 1:6.

In drive period (TON(s)), when two hall input signal edges are input in the switching order and the time is less than 0.167s (condition: fosc=9.22 MHz), the motor is in a rotation state and the lock detection state is released.

When VSP of a certain value or less (A mode: 2.1 V, B mode: 0.2 V) is applied, reset is carried out and the motor lock detection is released.

After stop period (TOFF(s)), refresh function is activated for 1.5 ms (condition: fosc=9.22 MHz). Then, commutation resumes.



### <Setting method>

Period of drive mode and stop mode (commutation output = low level) can be configured by an external capacitor (TRC1) of TR pin. They can be calculated as follows;

Drive period (TON(s)) = TRC1 × (VHTR - VLTR) × 2 / I × 500 counts

Stop period (TOFF(s)) = TRC1 × (VHTR - VLTR) × 2 / I × 3000 counts

Example: When TRC1 is 0.01  $\mu$ F, I(ICTR,IDTR) = 3  $\mu$ A (typ.), VHTR = 3 V (typ.), and VLTR = 1.5 V (typ.). Then TON(s) = 5 s (typ.) and TOFF(s) = 30 s (typ.).

| Item                                 | Symbol | Min   | Тур.   | Max   | Unit | Remarks                                                                         |  |  |
|--------------------------------------|--------|-------|--------|-------|------|---------------------------------------------------------------------------------|--|--|
| TR pin external capacitor value      | TRC1   | 470 p | 0.01 µ | _     | F    | Open detection may operate if the capacitor is set less than the minimum value. |  |  |
| Motor lock detection frequency       | FTR    | -     | 100    | 2.1 k | Hz   | —                                                                               |  |  |
| Motor lock detecition enable priod   | TON    | 0.23  | 5      | —     | S    | —                                                                               |  |  |
| Motor lock detecition disable period | TOFF   | 1.4   | 30     | _     | S    | _                                                                               |  |  |

### < Use range of TR pin external capacitor and characteristics of motor detection lock>

Note1: When TR pin is open, the motor lock detection state is held (commutation signal = low level) by open detection.

Note2: When TR pin is connected to GND, the motor lock detection is disabled.

### 10. Forward/Reverse rotation

Motor rotation direction can be switched by using CWCCW pin. Timing chart is shown as follows;

| CWCCW              | Hall signal input | Drive method     | Timing chart |
|--------------------|-------------------|------------------|--------------|
| High               | Forward direction | 120° commutation | (4)          |
| (Reverse rotation) | Reverse direction | Sin-wave drive   | (3)          |
| Low/Open           | Forward direction | Sin-wave drive   | (1)          |
| (Forward rotation) | Reverse direction | 120° commutation | (2)          |

(1) Sine-wave drive timing chart: Forward rotation, Non inverted hall signal input, Lead angle=0° (CWCCW = Low, FGC = GND)



Note: When the Hall signal input frequency is 1 Hz or more (Condition: fosc = 9.22 MHz), lead angle control is activated.

(2) 120° commutation drive timing chart: Forward rotation, Inverted hall signal input (CWCCW = Low, FGC = GND)



Note: When CW/CCW = Low and inverted hall signals are input, the IC operates in 120° commutation mode with a lead angle of 0° (reverse rotation).

(3) Sine-wave drive timing chart: Reverse rotation, Inverted hall signal input, Lead angle = 0° (CWCCW = High, FGC = GND)





(4) 120° commutation drive timing chart: Reverse rotation, Non inverted hall signal input (CWCCW = High, FGC = GND)



Note: When CW/CCW = High and non-inverted hall signals are input, the IC operates in 120° commutation mode with a lead angle of 0° (reverse rotation).

### 11. Description of driving waveforms

### <120° square-wave drive waveforms (CWCCW = Low)>



Note: Square waveforms are used in the above diagram for the sake of simplicity.

To obtain an adequate bootstrap voltage, the low-side outputs (UL, VL and WL) are constantly turned on for every carrier period even during the OFF term. As shown in the above enlarged view, the high-side outputs (UH, VH and WH) have a dead time and are turned off at the ON timing of the low-side outputs.

Carrier frequency = fosc/512 (Hz) Dead time:  $T_d = 18/ fosc(s)$ 

TONL = Carrier period × 8% (s) (constant regardless of the VSP input)

In square-wave drive mode, the motor speed is controlled by VSP and conduction duty cycle of TONU.

Note: At startup, the motor is driven by a square wave when the hall signal frequency is less than 1 Hz (condition: fosc = 9.22 MHz) and when the motor rotating direction is reverse to the configuration.

### <Sine-wave PWM drive waveforms (CWCCW = Low)>



In sine-wave drive mode, the motor speed is controlled by VSP, which changes the amplitude of the modulated signals, and by the conduction duty cycle of the output waveforms.

Triangular wave frequency = Carrier frequency = fosc / 512 (Hz)

Note: At startup, the motor is driven by a sine wave when the hall signal frequency is 1 Hz or more (condition: fosc = 9.22 MHz) and when the motor rotating direction is the same as the configuration.

## Application circuit example

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes. The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design. No license to any industrial property rights is granted by the provision of the application circuit example.



Note: RESX pin and VREF2 pin are only for the TC78B042FTG.

Unit : mm

## Package dimensions









# P-VQFN32-0505-0.50-005

"Unit:mm"







### Notes on Contents

### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage. Providing these application circuit examples does not grant a license for industrial property rights.

### IC Usage Considerations

### Notes on handling of ICs

- The absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings. Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- (2) Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- (3) If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.

Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.

(4) Do not insert devices in the wrong orientation or incorrectly.

Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

## Points to Remember on Handling of ICs

(1) Over current protection circuit

Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the Over current protection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

(2) Heat radiation design

In using an IC with large current flow such as power amplifier, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (TJ) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

(3) Back-EMF

When a motor reverses the rotation direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

## **RESTRICTIONS ON PRODUCT USE**

Toshiba Corporation and its subsidiaries and affiliates are collectively referred to as "TOSHIBA".

- Hardware, software and systems described in this document are collectively referred to as "Product".
- TOSHIBA reserves the right to make changes to the information in this document and related Product without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, lifesaving and/or life supporting medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, and devices related to power plant. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative or contact us via our website.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any
  infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to
  any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.

# **TOSHIBA ELECTRONIC DEVICES & STORAGE CORPORATION**

https://toshiba.semicon-storage.com/