# **8-Bit Priority Encoder**

The MC14532B is constructed with complementary MOS (CMOS) enhancement mode devices. The primary function of a priority encoder is to provide a binary address for the active input with the highest priority. Eight data inputs (D0 thru D7) and an enable input (E<sub>in)</sub> are provided. Five outputs are available, three are address outputs (Q0 thru Q2), one group select (GS) and one enable output (E<sub>out</sub>).

#### **Features**

- Diode Protection on All Inputs
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load over the Rated Temperature Range
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- This Device is Pb-Free and is RoHS Compliant

### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Rating                                            | Symbol                                | Value                    | Unit |
|---------------------------------------------------|---------------------------------------|--------------------------|------|
| DC Supply Voltage Range                           | $V_{DD}$                              | -0.5 to +18.0            | V    |
| Input or Output Voltage Range (DC or Transient)   | V <sub>in</sub> ,<br>V <sub>out</sub> | $-0.5$ to $V_{DD} + 0.5$ | V    |
| Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub>    | ±10                      | mA   |
| Power Dissipation, per Package (Note 1)           | P <sub>D</sub>                        | 500                      | mW   |
| Ambient Temperature Range                         | T <sub>A</sub>                        | -55 to +125              | °C   |
| Storage Temperature Range                         | T <sub>stg</sub>                      | -65 to +150              | °C   |
| Lead Temperature (8 Sec Soldering)                | TL                                    | 260                      | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: "D/DW" Package: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range  $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.

#### **TRUTH TABLE**

|     | Input |    |    |    |    |    |    |    | Outpu | ut |    |   |                  |
|-----|-------|----|----|----|----|----|----|----|-------|----|----|---|------------------|
| Ein | D7    | D6 | D5 | D4 | D3 | D2 | D1 | D0 | GS    | Q2 | Q1 | Q | E <sub>out</sub> |
| 0   | Χ     | Χ  | Χ  | Χ  | Х  | Х  | Χ  | Χ  | 0     | 0  | 0  | 0 | 0                |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0 | 1                |
| 1   | 1     | Χ  | Χ  | Χ  | Х  | Х  | Х  | Χ  | 1     | 1  | 1  | 1 | 0                |
| 1   | 0     | 1  | Χ  | Χ  | Х  | Х  | Х  | Χ  | 1     | 1  | 1  | 0 | 0                |
| 1   | 0     | 0  | 1  | Χ  | Х  | Х  | Х  | Χ  | 1     | 1  | 0  | 1 | 0                |
| 1   | 0     | 0  | 0  | 1  | Х  | Х  | Х  | Χ  | 1     | 1  | 0  | 0 | 0                |
| 1   | 0     | 0  | 0  | 0  | 1  | Х  | Х  | Χ  | 1     | 0  | 1  | 1 | 0                |
| 1   | 0     | 0  | 0  | 0  | 0  | 1  | Х  | Χ  | 1     | 0  | 1  | 0 | 0                |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 1  | Χ  | 1     | 0  | 0  | 1 | 0                |
| 1   | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1     | 0  | 0  | 0 | 0                |

X = Don't Care



#### ON Semiconductor®

http://onsemi.com



SOIC-16 **D SUFFIX CASE 751B** 

#### **PIN ASSIGNMENT**

| D4 [              | 1● | 16 | D V <sub>DD</sub>  |
|-------------------|----|----|--------------------|
| D5 [              | 2  | 15 | ] E <sub>out</sub> |
| D6 [              | 3  | 14 | gs ]               |
| D7 [              | 4  | 13 | D3                 |
| E <sub>in</sub> [ | 5  | 12 | D2                 |
| Q2 [              | 6  | 11 | D1                 |
| Q1 [              | 7  | 10 | D0                 |
| v <sub>ss</sub> [ | 8  | 9  | Q0                 |

### MARKING DIAGRAM



= Assembly Location

WL = Wafer Lot YY. Y = Year = Work Week = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.

#### ORDERING INFORMATION

| Device         | Package              | Shipping <sup>†</sup> |
|----------------|----------------------|-----------------------|
| MC14532BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail       |
| MC14532BDR2G   | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel    |
| NLV14532BDR2G* | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                 |                        | - 5                           | 5°C                  | 25°C                           |                                             |                      | 12                            | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|--------------------------------|---------------------------------------------|----------------------|-------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol          | V <sub>DD</sub><br>Vdc | Min                           | Max                  | Min                            | Typ<br>(Note 2)                             | Max                  | Min                           | Max                  | Unit |
| Output Voltage " V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                           | '0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | -<br>-<br>-                    | 0<br>0<br>0                                 | 0.05<br>0.05<br>0.05 | -<br>-<br>-                   | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                            | '1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | 4.95<br>9.95<br>14.95          | 5.0<br>10<br>15                             | -<br>-<br>-          | 4.95<br>9.95<br>14.95         | -<br>-<br>-          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                     | '0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | -<br>-<br>-                    | 2.25<br>4.50<br>6.75                        | 1.5<br>3.0<br>4.0    | -<br>-<br>-                   | 1.5<br>3.0<br>4.0    | Vdc  |
| (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                                      | '1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11              | -<br>-<br>-          | 3.5<br>7.0<br>11               | 2.75<br>5.50<br>8.25                        | _<br>_<br>_          | 3.5<br>7.0<br>11              | -<br>-<br>-          | Vdc  |
| Output Drive Current ( $V_{OH} = 2.5 \text{ Vdc}$ ) ( $V_{OH} = 4.6 \text{ Vdc}$ ) ( $V_{OH} = 9.5 \text{ Vdc}$ ) ( $V_{OH} = 13.5 \text{ Vdc}$ ) | Source    | I <sub>OH</sub> | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-<br>-     | -2.4<br>- 0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8              | -<br>-<br>-          | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>-     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2            | -<br>-<br>-          | 0.51<br>1.3<br>3.4             | 0.88<br>2.25<br>8.8                         | -<br>-<br>-          | 0.36<br>0.9<br>2.4            | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                     |           | I <sub>in</sub> | 15                     | -                             | ±0.1                 | _                              | ±0.00001                                    | ±0.1                 | _                             | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub> | -                      | -                             | -                    | -                              | 5.0                                         | 7.5                  | _                             | -                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-                   | 5.0<br>10<br>20      | -<br>-<br>-                    | 0.005<br>0.010<br>0.015                     | 5.0<br>10<br>20      | -<br>-<br>-                   | 150<br>300<br>600    | μAdc |
| Total Supply Current (Notes (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, a buffers switching)                    | . ,       | I <sub>T</sub>  | 5.0<br>10<br>15        |                               |                      | $I_{T} = (3$                   | .74 μA/kHz)<br>3.65 μA/kHz)<br>3.73 μA/kHz) | f + I <sub>DD</sub>  |                               |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

- 3. The formulas given are for the typical characteristics only at 25°C.
  4. To calculate total supply current at loads other than 50 pF:

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.005.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

# SWITCHING CHARACTERISTICS ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) (Note 5)

| Characteristic                                                                                                                                                                                                                                                                                                                                                | Symbol                                 | V <sub>DD</sub> | Min         | Typ<br>(Note 6)   | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|-------------|-------------------|-------------------|------|
| Output Rise and Fall Time $t_{TLH}$ , $t_{THL}$ = (1.5 ns/pF) $C_L$ + 25 ns $t_{TLH}$ , $t_{THL}$ = (0.75 ns/pF) $C_L$ + 12.5 ns $t_{TLH}$ , $t_{THL}$ = (0.55 ns/pF) $C_L$ + 9.5 ns                                                                                                                                                                          | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40   | 200<br>100<br>80  | ns   |
| Propagation Delay Time — $E_{in}$ to $E_{out}$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 120 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 77 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 55 ns                                                                                                                                               | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 205<br>110<br>80  | 410<br>220<br>160 | ns   |
| Propagation Delay Time — $E_{in}$ to GS $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 90 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L 57 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 40 \text{ ns}$                                                                                                                        | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 175<br>90<br>65   | 350<br>180<br>130 | ns   |
| Propagation Delay Time — $E_{in}$ to $Q_n$<br>$t_{PLH}$ , $t_{PHL}$ = (1.7 ns/pF) $C_L$ + 195 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.66 ns/pF) $C_L$ + 107 ns<br>$t_{PLH}$ , $t_{PHL}$ = (0.5 ns/pF) $C_L$ + 75 ns                                                                                                                                                  | t <sub>PHL</sub> ,<br>t <sub>PLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 280<br>140<br>100 | 560<br>280<br>200 | ns   |
| $ \begin{array}{l} \text{Propagation Delay Time} & D_{n} \text{ to } Q_{n} \\ \text{t}_{PLH}, \text{t}_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_{L} + 265 \text{ ns} \\ \text{t}_{PLH}, \text{t}_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_{L} + 137 \text{ ns} \\ \text{t}_{PLH}, \text{t}_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_{L} + 85 \text{ ns} \end{array} $ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 300<br>170<br>110 | 600<br>340<br>220 | ns   |
| Propagation Delay Time — $D_n$ to GS $t_{PLH}$ , $t_{PHL} = (1.7 \text{ ns/pF}) C_L + 195 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.66 \text{ ns/pF}) C_L + 107 \text{ ns}$ $t_{PLH}$ , $t_{PHL} = (0.5 \text{ ns/pF}) C_L + 75 \text{ ns}$                                                                                                                       | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 280<br>140<br>100 | 560<br>280<br>200 | ns   |

- 5. The formulas given are for the typical characteristics only at 25°C.
  6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



0

1

1

1

1

1

1

1

Figure 1. Typical Sink and Source **Current Characteristics** 

0

0

0

0

0

Χ

Χ

Χ

0

0

0

0

0



**Figure 2. Typical Power Dissipation Test Circuit** 

 $\mathsf{E}_{\text{out}}$ 

Q0

Q1

Q2

GS





Figure 3. AC Test Circuit and Waveforms

## **LOGIC EQUATIONS**



Figure 4. Logic Diagram (Positive Logic)



Figure 5. Two MC14532B's Cascaded for 4-Bit Output

## **DIGITAL TO ANALOG CONVERSION**

The digital eight—bit word to be converted is applied to the inputs of the MC14512 with the most significant bit at X7 and the least significant bit at X0. A clock input of up to 2.5 MHz (at  $V_{DD}=10$  V) is applied to the MC14520B. A compromise between  $I_{bias}$  for the MC1710 and  $\Delta R$  between N and P—channel outputs gives a value of R of 33 k $\Omega$ . In order to filter out the switching frequencies, RC should be about 1.0 ms (if  $R=33~k\Omega$ ,  $C\approx0.03~\mu F$ ). The analog 3.0 dB bandwidth would then be dc to 1.0 kHz.

#### **ANALOG TO DIGITAL CONVERSION**

An analog signal is applied to the analog input of the MC1710. A digital eight—bit word known to represent a digitized level less than the analog input is applied to the MC14512 as in the D to A conversion. The word is incremented at rates sufficient to allow steady state to be reached between incrementations (i.e. 3.0 ms). The output of the MC1710 will change when the digital input represents the first digitized level above the analog input. This word is the digital representation of the analog word.



Figure 6. Digital to Analog and Analog to Digital Converter



**DATE 29 DEC 2006** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS            | INC   | HES   |
|-----|--------|-------------------|-------|-------|
| DIM | MIN    | MAX               | MIN   | MAX   |
| Α   | 9.80   | 10.00             | 0.386 | 0.393 |
| В   | 3.80   | 4.00              | 0.150 | 0.157 |
| C   | 1.35   | 1.75              | 0.054 | 0.068 |
| D   | 0.35   | 0.49              | 0.014 | 0.019 |
| F   | 0.40   | 1.25              | 0.016 | 0.049 |
| G   | 1.27   | 1.27 BSC 0.050 BS |       | BSC   |
| J   | 0.19   | 0.25              | 0.008 | 0.009 |
| K   | 0.10   | 0.25              | 0.004 | 0.009 |
| M   | 0°     | 7°                | 0°    | 7°    |
| Ρ   | 5.80   | 6.20              | 0.229 | 0.244 |
| R   | 0.25   | 0.50              | 0.010 | 0.019 |



| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                                | PAGE 1 OF 1 |  |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative