## Features

- Internal control latches and address decoder
- Short set-up and hold times
- Wide operating voltage: 4.5 V to 13.2 V
- 12Vpp analog signal capability
- $\mathrm{R}_{\mathrm{ON}} 65 \Omega \max$ @ $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, 25^{\circ} \mathrm{C}$
- $\Delta \mathrm{R}_{\mathrm{ON}} \leq 10 \Omega @ \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}, 25^{\circ} \mathrm{C}$
- Full CMOS switch for low distortion
- Minimum feedthrough and crosstalk
- Separate analog and digital reference supplies
- Low power consumption ISO-CMOS technology


## Applications

- Key systems
- PBX systems
- Mobile radio
- Test equipment/instrumentation
- Analog/digital multiplexers
- Audio/Video switching

September 2011

## Ordering Information

```
MT8816AP1 44 Pin PLCC* Tubes
MT8816APR1 44 Pin PLCC* Tape & Reel
MT8816AE1 40 Pin PDIP* Tubes
MT8816AF1 44 Pin TQFP* Trays
    * Pb Free Matte Tin
    -40}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ to +85}\mp@subsup{}{}{\circ}\textrm{C
```


## Description

The Zarlink MT8816 is fabricated in Zarlink's ISOCMOS technology providing low power dissipation and high reliability. The device contains a $8 \times 16$ array of crosspoint switches along with a 7 to 128 line decoder and latch circuits. Any one of the 128 switches can be addressed by selecting the appropriate seven address bits. The selected switch can be turned on or off by applying a logical one or zero to the DATA input. $\mathrm{V}_{\mathrm{SS}}$ is the ground reference of the digital inputs. The range of the analog signal is from $V_{D D}$ to $V_{E E}$. Chip Select (CS) allows the crosspoint array to be cascaded for matrix expansion.


Figure 1 - Functional Block Diagram

## Change Summary

Changes from the January 2010 issue to the September 2011 issue.

| Page | Item | Change |
| :---: | :---: | :---: |
| 1 | Ordering Information | Removed leaded packages as per PCN notice. |



Figure 2 - Pin Connections

## Pin Description

| Pin \# |  |  | Name | Description |
| :---: | :---: | :---: | :---: | :---: |
| TQFP | PDIP | PLCC |  |  |
| 39 | 1 | 1 | Y3 | Y3 Analog (Input/Output): this is connected to the Y3 column of the switch array. |
| 40 | 2 | 2 | AY2 | Y2 Address Line (Input). |
| 42 | 3 | 3 | RESET | Master RESET (Input): this is used to turn off all switches regardless of the condition of CS. Active High. |
| 43,44 | 4,5 | 4,5 | AX3,AX0 | X3 and X0 Address Lines (Inputs). |
| 2, 3 | 6,7 | 7,8 | X14, X15 | X14 and X15 Analog (Inputs/Outputs): these are connected to the X14 and X15 rows of the switch array. |
| 4-9 | 8-13 | 9-14 | X6-x11 | X6-X11 Analog (Inputs/Outputs): these are connected to the X6X11 rows of the switch array. |
| 41,1,11 | 14 | 6,15,16 | NC | No Connection |
| 10 | 15 | 17 | Y7 | Y7 Analog (Input/Output): this is connected to the Y7 column of the switch array. |
| 12 | 16 | 18 | $\mathrm{V}_{\mathrm{SS}}$ | Digital Ground Reference. |
| 13 | 17 | 19 | Y6 | Y6 Analog (Input/Output): this is connected to the Y 6 column of the switch array. |
| 14 | 18 | 20 | STROBE | STROBE (Input): enables function selected by address and data. Address must be stable before STROBE goes high and DATA must be stable on the falling edge of the STROBE. Active High. |
| 15 | 19 | 21 | Y5 | Y5 Analog (Input/Output): this is connected to the Y5 column of the switch array. |
| 16 | 20 | 22 | $\mathrm{V}_{\mathrm{EE}}$ | Negative Power Supply. |
| 17 | 21 | 23 | Y4 | Y4 Analog (Input/Output): this is connected to the Y4 column of the switch array. |
| 18,19 | 22, 23 | 24,25 | AX1,AX2 | X1 and X2 Address Lines (Inputs). |
| 20,21 | 24, 25 | 26,27 | AY0,AY1 | Y0 and Y1 Address Lines (Inputs). |
| 24,25 | 26, 27 | 30,31 | X13, X12 | X13 and X12 Analog (Inputs/Outputs): these are connected to the X 13 and X12 rows of the switch array. |
| 26-31 | 28-33 | 32-37 | X5-X0 | X5-X0 Analog (Inputs/Outputs): these are connected to the X5-X0 rows of the switch array. |
| 22,23,33 | 34 | $\begin{gathered} 28,29 \\ 38 \end{gathered}$ | NC | No Connection. |
| 32 | 35 | 39 | YO | YO Analog (Input/Output): this is connected to the YO column of the switch array. |
| 34 | 36 | 40 | CS | Chip Select (Input): this is used to select the device. Active High. |

## Pin Description (continued)

| Pin \# |  |  | Name | Description |  |
| :---: | :---: | :---: | :---: | :--- | :---: |
| TQFP | PDIP | PLCC |  |  |  |
| 35 | 37 | 41 | Y1 | Y1 Analog (Input/Output): this is connected to the Y1 column of the <br> switch array. |  |
| 36 | 38 | 42 | DATA | DATA (Input): a logic high input will turn on the selected switch and a <br> logic low will turn off the selected switch. Active High. |  |
| 37 | 39 | 43 | Y2 | Y2 Analog (Input/Output): this is connected to the Y2 column of the <br> switch array. |  |
| 38 | 40 | 44 | V $_{\text {DD }}$ | Positive Power Supply. |  |

## Functional Description

The MT8816 is an analog switch matrix with an array size of $8 \times 16$. The switch array is arranged such that there are 8 columns by 16 rows. The columns are referred to as the $Y$ inputs/outputs and the rows are the $X$ inputs/outputs. The crosspoint analog switch array will interconnect any X I/O with any Y I/O when turned on and provide a high degree of isolation when turned off. The control memory consists of a 128 bit write only RAM in which the bits are selected by the address inputs (AYO-AY2, AXO-AX3). Data is presented to the memory on the DATA input. Data is asynchronously written into memory whenever both the CS (Chip Select) and STROBE inputs are high and are latched on the falling edge of STROBE. A logical " 1 " written into a memory cell turns the corresponding crosspoint switch on and a logical " 0 " turns the crosspoint off. Only the crosspoint switches corresponding to the addressed memory location are altered when data is written into memory. The remaining switches retain their previous states. Any combination of $X$ and $Y$ inputs/outputs can be interconnected by establishing appropriate patterns in the control memory. A logical " 1 " on the RESET input will asynchronously return all memory locations to logical " 0 " turning off all crosspoint switches regardless of whether CS is high or low. Two voltage reference pins ( $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{EE}}$ ) are provided for the MT8816 to enable switching of negative analog signals. The range for digital signals is from $V_{D D}$ to $V_{S S}$ while the range for analog signals is from $V_{D D}$ to $V_{E E} . V_{S S}$ and $\mathrm{V}_{\mathrm{EE}}$ pins can be tied together if a single voltage reference is needed.

## Address Decode

The seven address inputs along with the STROBE and CS (Chip Select) are logically ANDed to form an enable signal for the resettable transparent latches. The DATA input is buffered and is used as the input to all latches. To write to a location, RESET must be low and CS must go high while the address and data are set up. Then the STROBE input is set high and then low causing the data to be latched. The data can be changed while STROBE is high, however, the corresponding switch will turn on and off in accordance with the DATA input. DATA must be stable on the falling edge of STROBE in order for correct data to be written to the latch.

## Applications

Figure 3 shows a typical Operating Circuit of a video surveillance system using analog crosspoint switches which allow multiple video sources switched to multiple output devices, e.g., video monitor, video recorder etc.


Figure 3 - Typical Video Surveillance System

Figure 4 illustrates the major components of a video surveillance system. In the center is the MT8816, a $16 \times 8$ analog cross-point IC. At the left are 16 video input buffers CLC2005 from Cadeka Microcircuits. At the right hand side are 8 video output buffers CLC2005 and each buffer is capable of driving a 75 ohm video load directly. BNC connectors are provided for all video inputs and video outputs.

A FT245R USB FIFO from Future Technology Devices International (FTDI) provides a standard USB interface for a PC. Through this USB connection the PC controls the switching of the video signals.


Figure 4 - Functional Block Diagram for a $16 \times 8$ Video Surveillance System using MT8816

Absolute Maximum Ratings*- Voltages are with respect to $\mathrm{V}_{\text {EE }}$ unless otherwise stated.

|  | Parameter | Symbol | Min. | Max. | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| 1 | Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 | 16.0 | V |
|  |  | $\mathrm{~V}_{\mathrm{SS}}$ | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| 2 | Analog Input Voltage | $\mathrm{V}_{\mathrm{INA}}$ | -0.3 | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| 3 | Digital Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{SS}^{-}-0.3}$ | $\mathrm{~V}_{\mathrm{DD}}+0.3$ | V |
| 4 | Current on any I/O Pin | I |  | $\pm 15$ | mA |
| 5 | Storage Temperature | $\mathrm{T}_{\mathrm{S}}$ | -65 | +150 | ${ }^{\circ} \mathrm{C}$ |
| 6 | Package Power Dissipation $\quad$ PLASTIC DIP | $\mathrm{P}_{\mathrm{D}}$ |  | 0.6 | W |

* Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

Recommended Operating Conditions - Voltages are with respect to $\mathrm{V}_{\mathrm{EE}}$ unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. | Max. | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Operating Temperature | $\mathrm{T}_{\mathrm{O}}$ | -40 | 25 | 85 | ${ }^{\circ} \mathrm{C}$ |  |
| 2 | Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | 4.5 |  | 13.2 | V |  |
| 3 | Analog Input Voltage | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\mathrm{DD}}-4.5$ | V |  |
| 4 | Digital Input Voltage | $\mathrm{V}_{\mathrm{INA}}$ | $\mathrm{V}_{\mathrm{EE}}$ |  | $\mathrm{V}_{\mathrm{DD}}$ | V |  |

DC Electrical Characteristics ${ }^{\dagger}$ - Voltages are with respect to $\mathrm{V}_{\mathrm{EE}}=\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=12 \mathrm{~V}$ unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\ddagger}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Quiescent Supply Current | IDD |  | 1 | 100 | $\mu \mathrm{A}$ | All digital inputs at $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}}$ or $V_{D D}$ |
|  |  |  |  | 0.4 | 1.5 | mA | All digital inputs at $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}+$ $\mathrm{V}_{\mathrm{SS}} ; \mathrm{V}_{\mathrm{SS}}=7.0 \mathrm{~V}$ |
|  |  |  |  | 5 | 15 | mA | All digital inputs at $\mathrm{V}_{1 \mathrm{~N}}=3.4 \mathrm{~V}$ |
| 2 | Off-state Leakage Current (See G. 9 in Appendix) | $\mathrm{l}_{\text {OFF }}$ |  | $\pm 1$ | $\pm 500$ | nA | $\mathrm{IV} \mathrm{Xi}-\mathrm{V}_{\mathrm{Yj}} \mathrm{I}=\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{EE}}$ See Appendix, Fig. A. 1 |
| 3 | Input Logic "0" level | $\mathrm{V}_{\mathrm{IL}}$ |  |  | $\begin{gathered} 0.8+\mathrm{V}_{\mathrm{S}} \\ \mathrm{~s} \\ \hline \end{gathered}$ | V | $\mathrm{V}_{\mathrm{SS}}=7.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ |
| 4 | Input Logic "1" level | $\mathrm{V}_{\mathrm{IH}}$ | $2.0+V_{\text {SS }}$ |  |  | V | $\mathrm{V}_{\mathrm{SS}}=6.5 \mathrm{~V} ; \mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}$ |
| 5 | Input Logic "1" level | $\mathrm{V}_{\mathrm{IH}}$ | 3.3 |  |  | V |  |
| 6 | Input Leakage (digital pins) | $\mathrm{I}_{\text {LEAK }}$ |  | 0.1 | 10 | $\mu \mathrm{A}$ | All digital inputs at $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{DD}}$ |

[^0]$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.

DC Electrical Characteristics- Switch Resistance - $V_{D C}$ is the external DC offset applied at the analog I/O pins.

|  | Characteristics | Sym. | $25^{\circ} \mathrm{C}$ |  | $70^{\circ} \mathrm{C}$ |  | $85^{\circ} \mathrm{C}$ |  | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ. | Max. | Typ. | Max. | Typ. | Max. |  |  |
| 1 | $\begin{array}{ll} \hline \text { On-state } & \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V} \\ \text { Resistance } & \mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \\ \text { (See G.1, G.2, G.3 in } \\ \text { Appendix) } \end{array}$ | $\mathrm{R}_{\mathrm{ON}}$ | $\begin{gathered} \hline 45 \\ 55 \\ 120 \end{gathered}$ | $\begin{gathered} \hline 65 \\ 75 \\ 185 \end{gathered}$ |  | $\begin{gathered} \hline 75 \\ 85 \\ 215 \end{gathered}$ |  | $\begin{gathered} \hline 80 \\ 90 \\ 225 \end{gathered}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DC}}=\mathrm{V}_{\mathrm{DD}} / 2, \\ & \mathrm{IV}_{\mathrm{X}}-\mathrm{V}_{\mathrm{Yj}} \mathrm{l}=0.4 \mathrm{~V} \\ & \text { See Appendix, Fig. A. } 2 \end{aligned}$ |
| 2 | Difference in on-state resistance between two switches (See G. 4 in Appendix) | $\Delta \mathrm{R}_{\mathrm{ON}}$ | 5 | 10 |  | 10 |  | 10 | $\Omega$ | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=\mathrm{V}_{\mathrm{EE}}=0, \\ & \mathrm{~V}_{\mathrm{DC}}=\mathrm{V}_{\mathrm{DD}} / 2, \\ & \mathrm{IV}_{\mathrm{xi}} \mathrm{~V}_{\mathrm{Yj}} \mathrm{l}=0.4 \mathrm{~V} \\ & \text { See Appendix, Fig. A. } 2 \end{aligned}$ |

AC Electrical Characteristics ${ }^{\dagger}$ - Crosspoint Performance-Voltages are with respect to $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-7 \mathrm{~V}$, unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\ddagger}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Switch I/O Capacitance | $\mathrm{C}_{S}$ |  | 20 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| 2 | Feedthrough Capacitance | $\mathrm{C}_{\mathrm{F}}$ |  | 0.2 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| 3 | Frequency Response Channel "ON" 20LOG $\left(\mathrm{V}_{\mathrm{OUT}} / \mathrm{V}_{\mathrm{Xi}}\right)=-3 \mathrm{~dB}$ | $\mathrm{F}_{3 \mathrm{~dB}}$ |  | 45 |  | MHz | Switch is "ON"; $\mathrm{V}_{\text {INA }}=2 \mathrm{Vpp}$ sinewave; $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> See Appendix, Fig. A. 3 |
| 4 | Total Harmonic Distortion (See G.5, G. 6 in Appendix) | THD |  | 0.01 |  | \% | Switch is "ON"; $\mathrm{V}_{\text {INA }}=2 \mathrm{Vpp}$ sinewave $f=1 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |
| 5 | Feedthrough <br> Channel "OFF" <br> Feed. $=20$ LOG $\left(\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\mathrm{Xi}}\right)$ <br> (See G. 8 in Appendix) | FDT |  | -95 |  | dB | All Switches "OFF"; $\mathrm{V}_{\text {INA }}=$ 2Vpp sinewave $\mathrm{f}=1 \mathrm{kHz}$; $R_{L}=1 \mathrm{k} \Omega$. <br> See Appendix, Fig. A. 4 |
| 6 | Crosstalk between any two channels for switches Xi-Yi and $X j-Y j$. $\text { Xtalk=20LOG }\left(\mathrm{V}_{\mathrm{Yj}} / V_{\mathrm{Xi}}\right)$ <br> (See G. 7 in Appendix). | $\mathrm{X}_{\text {talk }}$ |  | -45 |  | dB | $\mathrm{V}_{\text {INA }}=2 \mathrm{Vpp}$ sinewave $\mathrm{f}=10 \mathrm{MHz} ; \mathrm{R}_{\mathrm{L}}=75 \Omega$ |
|  |  |  |  | -90 |  | dB | $\mathrm{V}_{\text {INA }}=2 \mathrm{Vpp}$ sinewave $\mathrm{f}=10 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=600 \Omega .$ |
|  |  |  |  | -85 |  | dB | $\mathrm{V}_{\mathrm{INA}}=2 \mathrm{Vpp}$ sinewave $\mathrm{f}=10 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega .$ |
|  |  |  |  | -80 |  | dB | $\begin{aligned} & \mathrm{V}_{\mathrm{INA}}=2 \mathrm{Vpp} \text { sinewave } \\ & \mathrm{f}=1 \mathrm{kHz} ; \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega . \end{aligned}$ <br> Refer to Appendix, Fig. A. 5 for test circuit. |
| 7 | Propagation delay through switch | $\mathrm{t}_{\mathrm{PS}}$ |  |  | 30 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$; $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |

$\dagger$ Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
$\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
Crosstalk measurements are for Plastic DIPS only, crosstalk values for PLCC packages are approximately 5 dB better.

AC Electrical Characteristics ${ }^{\dagger}$ - Control and I/O Timings- Voltages are with respect to $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=-7 \mathrm{~V}$, unless otherwise stated.

|  | Characteristics | Sym. | Min. | Typ. ${ }^{\ddagger}$ | Max. | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Control Input crosstalk to switch (for CS, DATA, STROBE, Address) | $\mathrm{CX}_{\text {talk }}$ |  | 30 |  | mVpp | $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ squarewave; $R_{I N}=1 \mathrm{k} \Omega, R_{\mathrm{L}}=10 \mathrm{k} \Omega$. <br> See Appendix, Fig. A. 6 |
| 2 | Digital Input Capacitance | $C_{\text {DI }}$ |  | 10 |  | pF | $\mathrm{f}=1 \mathrm{MHz}$ |
| 3 | Switching Frequency | $\mathrm{F}_{\mathrm{O}}$ |  |  | 20 | MHz |  |
| 4 | Setup Time DATA to STROBE | $t_{\text {DS }}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \dot{\text { i }}$ |
| 5 | Hold Time DATA to STROBE | $\mathrm{t}_{\mathrm{DH}}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ ¿ |
| 6 | Setup Time Address to STROBE | $\mathrm{t}_{\mathrm{AS}}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \dot{\text { i }}$ |
| 7 | Hold Time Address to STROBE | $\mathrm{t}_{\mathrm{AH}}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \dot{\mathrm{c}}$ |
| 8 | Setup Time CS to STROBE | $\mathrm{t}_{\text {cSs }}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \dot{\text { i }}$ |
| 9 | Hold Time CS to STROBE | $\mathrm{t}_{\text {CSH }}$ | 10 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ ¿ |
| 10 | STROBE Pulse Width | $t_{\text {SPW }}$ | 20 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \dot{\text { i }}$ |
| 11 | RESET Pulse Width | $t_{\text {RPW }}$ | 40 |  |  | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ ¿ |
| 12 | STROBE to Switch Status Delay | $\mathrm{t}_{s}$ |  | 40 | 100 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ i |
| 13 | DATA to Switch Status Delay | $\mathrm{t}_{\mathrm{D}}$ |  | 50 | 100 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ ¿ |
| 14 | RESET to Switch Status Delay | $\mathrm{t}_{\mathrm{R}}$ |  | 35 | 100 | ns | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \quad \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ i |

[^1]

Figure 5 - Control Memory Timing Diagram

* See Appendix, Fig. A. 7 for switching waveform

| AX0 | AX1 | AX2 | AX3 | AYO | AY1 | AY2 | Connection* |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | X0-Y0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | X1-Y0 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | X2-Y0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | X3-Y0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | X4-Y0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | X5-Y0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | X12-Y0 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | X13-Y0 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | X6-Y0 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | X7-Y0 |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | X8-Y0 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | X9-Y0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | X10-Y0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | X11-Y0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | X14-Y0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | X15-Y0 |
| $\downarrow$ | $\stackrel{1}{\downarrow}$ | $\downarrow$ | $\stackrel{\downarrow}{\downarrow}$ | $\downarrow$ | $\stackrel{\rightharpoonup}{\downarrow}$ | $0$ | X0-Y1 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0 | X15-Y1 |
| $\downarrow$ | $\downarrow$ | $\downarrow$ | $\bigcirc$ | $\stackrel{1}{\downarrow}$ | $\stackrel{1}{\downarrow}$ | $\bar{\downarrow}$ | XO-Y2 |
| 1 | 1 | 1 | 1 | 0 | 1 | 0 | $\mathrm{X} 15-\mathrm{Y} 2$ |
| $\downarrow$ | $\downarrow$ | $\downarrow$ | $\bigcirc$ | $\stackrel{1}{\downarrow}$ | $\downarrow$ | $\downarrow$ | X0-Y3 |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | X15-Y3 |
| $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | XO-Y4 |
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | X15-Y4 |
| $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | X0-Y5 |
| 1 | 1 | 1 | 1 | 1 | 0 | 1 | X15-Y5 |
| $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\downarrow$ | $\stackrel{1}{\downarrow}$ | $\downarrow$ | XO-Y6 |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | X15-Y6 |
| $\downarrow$ | $\bigcirc$ | $\downarrow$ | $\downarrow$ | $\stackrel{1}{\downarrow}$ | $\downarrow$ | $\downarrow$ | XO-Y7 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | X15-Y7 |

Table 1 - Address Decode Truth Table

[^2]
## 44 Pin TQFP



| Symbol | Min | Nom | Max |
| :---: | :---: | :---: | :---: |
| A | - | - | 120 |
| A1 | 0.05 | - | 0.15 |
| A2 | 0.95 | 1.00 | 1.05 |
| D | 12 BSC |  |  |
| D1 | 10 BSC |  |  |
| E | 12 BSC |  |  |
| E1 | 10 BSC |  |  |
| L | 0.45 | 0.60 | 0.75 |
| N | 44 |  |  |
| e | 0.80 BSC |  |  |
| b | 0.30 | 0.37 | 0.45 |
| b1 | 0.30 | 0.35 | 0.40 |
| coc | 0.10 |  |  |
| dadd | 0.20 |  |  |
| 3a3 | 0.20 |  |  |

Notes:

1. All dimensions and toleerances conform to ANSI Y14.5-1982.
2. Datum plane -H - is located at the mold pating ine and is conciden whth the bottom of the lead where the lead exits the plasfic body.
3. Dimensions "D1" and "E1" do not include mold protrusion. Allowable protrusion is 0.254 mm per side. Dimensions "D1" and "E1" include mold mismafch and are devernined at Daturn plane $-1+$.
4. Dimension " $B$ ' does not include Dambar protrusion. Alowable Dambar protrusion shall be 0.08 mm total in excess of the "b" dimension at maximum materal condion. Dambar can not be located on the lower radus or the foot.
5. Controing dimensions: Milimete
6. Dimensions "D" and ${ }^{-} E$ ane mesasured from boet innermost and oulermost poirts.
Deviation from lead-5p true posifion shall be witin 20.076 mm for pitch $>0.5 \mathrm{~mm}$ and wiftin 10.04 for pitch 50.5 mm
7. Lead coplanarity shall be wifin: (Refer to 06-500)
8. 0.10 mm for devices with lead ptch of $0.65-0.80 \mathrm{~mm}$
9. 0.076 mm for devices with lead pitch of 0.50 mm .

Coplanarky is measured per specification $06-500$.
9. Half span (center of package to lead 5 p) shall be $15.30 \pm 0.165 \mathrm{~mm}\{602 \pm 0085)$
$10 . \mathrm{N}^{*}$ is the total number of tominas.
11. The top of package is smaler than the bottom of the package by 0.15 mm .
12. This outine corforms to Jedec publication 95 registration MS-026
13. The 160 lead is a complart depopulation of the 176 lead MS-026 variation BGA.

Note:
Packages may have mold tooling markings on the surface. These markings have no impact on the form, fit or function of the device. Markings will vary with the mold tool used in manufacturing.



## For more information about all Zarlink products visit our Web Site at

 www.zarlink.comInformation relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's $\mathrm{I}_{2} \mathrm{C}$ components conveys a license under the Philips $\mathrm{I}_{2} \mathrm{C}$ Patent rights to use these components in an $\mathrm{I}_{2} \mathrm{C}$ System, provided that the system conforms to the I2C Standard Specification as defined by Philips

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.


[^0]:    $\dagger$ DC Electrical Characteristics are over recommended temperature range.

[^1]:    $\dagger$ Timing is over recommended temperature range. See Fig. 3 for control and I/O timing details.
    Digital Input rise time (tr) and fall time (tf) $=5 \mathrm{~ns}$.
    $\ddagger$ Typical figures are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
    ¿ Refer to Appendix, Fig. A. 7 for test circuit.

[^2]:    * Switch connections are not in ascending order

