

# LMK00308 3GHz 8 路输出差动时钟缓冲器/电平转换器

查询样品: LMK00308

### 特性

- 3: 1 输入多路复用器
  - 两个通用输入运行频率高达 3.1GHz, 并且接受 低电压正射极耦合逻辑 (LVPECL), 低压差分信 令 (LVDS), 电流模式逻辑 (CML), 短截线串联 端接逻辑 (SSTL), 高速收发器逻辑 (HSTL), 主 机时钟信号电平 (HCSL) 或单端时钟
  - 一个晶振输入可接受 10 至 40MHz 的晶振或单 端使能时钟
- 每组具有 4 个差分输出的 2 个组
  - LVPECL, LVDS, HCSL 或高阻抗 (Hi-Z) (每
  - LMK03806 时钟源为 156.25MHz 时, LVPECL 附加抖动:
    - 20fs RMS (10kHz 1MHz)
    - 51fs RMS (12kHz 20MHz)
- 高电源抑制比 (PSRR): 156.25MHz 时为 -65/-76dBc (LVPECL/LVDS)
- 具有同步使能驶入的 LVCMOS 输出
- 由引脚控制的配置
- V<sub>CC</sub>内核电源: 3.3V ± 5%
- 3 个独立的 V<sub>CCO</sub>输出电源: 3.3V/2.5V ± 5%
- 工业温度范围: -40°C 至 +85°C
- 40 接线超薄型四方扁平无引线 (WQFN) 封装 (6mm x 6mm)

### 目标应用

- 针对模数转换器 (ADC),数模转换器 (DAC),多千 兆以太网, XAUI, 光纤通 道,SATA/SAS,SONET/SDH,通用公共无线接 口 (CPRI),高频背板的时钟分配和电平转换
- 交换机、路由器、线路接口卡、定时卡
- 服务器, 计算, 快速 PCI (PCIe 3.0)
- 射频拉远单元和基站单元

### 说明

LMK00308 是一款 3GHz, 8 路输出差动扇出缓冲器, 此缓冲区用于高频、低抖动时钟/数据分配和电平转 换。可从两个通用输入或一个晶振输入中选择输入时 钟。 所选择的的输入时钟被分配到 4 个差分输出和 1 个 LVCMOS 输出的 2 个组。 两个差分输出组可被独 立配置为 LVPECL, LVDS 或 HCSL 驱动器, 或者被 禁用。 LVCMOS 输出具有用于在启用或禁用时实现无 短脉冲运行的同步使能输入。 LMK00308 由一个 3.3V 内核电源和 3 个独立的 3.3V/2.5V 输出电源供电运 行。

LMK00308 提供高性能、多用途和电源效率,这使得 它成为在增加系统中的时序余裕的同时替代固定输出缓 冲器器件的理想选择。

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Functional Block Diagram**



# **Connection Diagram**



Figure 1. 40-Pin Package RTA0040A Package



# PIN DESCRIPTIONS(1)

|            |                              | FIN L | DESCRIPTIONS '                                                                                                                                                                                                            |
|------------|------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin #      | Pin Name(s)                  | Туре  | Description                                                                                                                                                                                                               |
| DAP        | DAP                          | GND   | Die Attach Pad. Connect to the PCB ground plane for heat dissipation.                                                                                                                                                     |
| 1, 2       | CLKoutA0, CLKoutA0*          | 0     | Differential clock output A0. Output type set by CLKoutA_TYPE pins.                                                                                                                                                       |
| 3, 6       | V <sub>CCOA</sub>            | PWR   | Power supply for Bank A Output buffers. $V_{CCOA}$ can operate from 3.3 V or 2.5 V. The $V_{CCOA}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$ |
| 4, 5       | CLKoutA1, CLKoutA1*          | 0     | Differential clock output A1. Output type set by CLKoutA_TYPE pins.                                                                                                                                                       |
| 7, 8       | CLKoutA2, CLKoutA2*          | 0     | Differential clock output A2. Output type set by CLKoutA_TYPE pins.                                                                                                                                                       |
| 9, 10      | CLKoutA3, CLKoutA3*          | 0     | Differential clock output A3. Output type set by CLKoutA_TYPE pins.                                                                                                                                                       |
| 11, 39     | CLKoutA_TYPE0, CLKoutA_TYPE1 | I     | Bank A output buffer type selection pins (3)                                                                                                                                                                              |
| 12, 35     | Vcc                          | PWR   | Power supply for Core and Input buffer blocks. The Vcc supply operates from 3.3 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcc pin.                                                              |
| 13         | OSCin                        | 1     | Input for crystal. Can also be driven by a XO, TCXO, or other external single-ended clock.                                                                                                                                |
| 14         | OSCout                       | 0     | Output for crystal. Leave OSCout floating if OSCin is driven by a single-ended clock.                                                                                                                                     |
| 15, 18     | CLKin_SEL0, CLKin_SEL1       | I     | Clock input selection pins (3)                                                                                                                                                                                            |
| 16, 17     | CLKin0, CLKin0*              | I     | Universal clock input 0 (differential/single-ended)                                                                                                                                                                       |
| 19, 32     | CLKoutB_TYPE0, CLKoutB_TYPE1 | I     | Bank B output buffer type selection pins (3)                                                                                                                                                                              |
| 20, 31, 40 | GND                          | GND   | Ground                                                                                                                                                                                                                    |
| 21, 22     | CLKoutB3*, CLKoutB3          | 0     | Differential clock output B3. Output type set by CLKoutB_TYPE pins.                                                                                                                                                       |
| 23, 24     | CLKoutB2*, CLKoutB2          | 0     | Differential clock output B2. Output type set by CLKoutB_TYPE pins.                                                                                                                                                       |
| 25, 28     | V <sub>ссов</sub>            | PWR   | Power supply for Bank B Output buffers. $V_{CCOB}$ can operate from 3.3 V or 2.5 V. The $V_{CCOB}$ pins are internally tied together. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$ |
| 26, 27     | CLKoutB1*, CLKoutB1          | 0     | Differential clock output B1. Output type set by CLKoutB_TYPE pins.                                                                                                                                                       |
| 29, 30     | CLKoutB0*, CLKoutB0          | 0     | Differential clock output B0. Output type set by CLKoutB_TYPE pins.                                                                                                                                                       |
| 33, 34     | CLKin1*, CLKin1              | I     | Universal clock input 1 (differential/single-ended)                                                                                                                                                                       |
| 36         | REFout                       | 0     | LVCMOS reference output. Enable output by pulling REFout_EN pin high.                                                                                                                                                     |
| 37         | V <sub>ccoc</sub>            | PWR   | Power supply for REFout Output buffer. $V_{CCOC}$ can operate from 3.3 V or 2.5 V. Bypass with a 0.1 uF low-ESR capacitor placed very close to each Vcco pin. $^{(2)}$                                                    |
| 38         | REFout_EN                    | - 1   | REFout enable input. Enable signal is internally synchronized to selected clock input. (3)                                                                                                                                |

<sup>(1)</sup> Any unused output pins should be left floating with minimum copper length (see note in Clock Outputs), or properly terminated if connected to a transmission line, or disabled/Hi-Z if possible. See Clock Outputs for output configuration or Termination and Use of Clock Drivers output interface and termination techniques.

<sup>(2)</sup> The output supply voltages/pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be referred to generally as V<sub>CCO</sub> when no distinction is needed, or when the output supply can be inferred by the output bank/type.

<sup>(3)</sup> CMOS control input with internal pull-down resistor.



### **Functional Description**

The LMK00308 is an 8-output differential clock fanout buffer with low additive jitter that can operate up to 3.1 GHz. It features a 3:1 input multiplexer with an optional crystal oscillator input, two banks of 4 differential outputs with multi-mode buffers (LVPECL, LVDS, HCSL, or Hi-Z), one LVCMOS output, and 3 independent output buffer supplies. The input selection and output buffer modes are controlled via pin strapping. The device is offered in a 40-pin WQFN package and leverages much of the high-speed, low-noise circuit design employed in the LMK04800 family of clock conditioners.

## V<sub>CC</sub> and V<sub>CCO</sub> Power Supplies

The LMK00308 has a 3.3 V core power supply ( $V_{CC}$ ) and 3 independent 3.3 V/2.5 V output power supplies ( $V_{CCOA}$ ,  $V_{CCOB}$ ,  $V_{CCOC}$ ). Output supply operation at 2.5 V enables lower power consumption and output-level compatibility with 2.5 V receiver devices. The output levels for LVPECL ( $V_{OH}$ ,  $V_{OL}$ ) and LVCMOS ( $V_{OH}$ ) are referenced to the respective Vcco supply, while the output levels for LVDS and HCSL are relatively constant over the specified Vcco range. Refer to Power Supply and Thermal Considerations for additional supply related considerations, such as power dissipation, power supply bypassing, and power supply ripple rejection (PSRR).

#### NOTE

Care should be taken to ensure the Vcco voltages do not exceed the Vcc voltage to prevent turning-on the internal ESD protection circuitry.

### **Clock Inputs**

The input clock can be selected from CLKin0/CLKin0\*, CLKin1/CLKin1\*, or OSCin. Clock input selection is controlled using the CLKin\_SEL[1:0] inputs as shown in Table 1. Refer to Driving the Clock Inputs for clock input requirements. When CLKin0 or CLKin1 is selected, the crystal circuit is powered down. When OSCin is selected, the crystal oscillator circuit will start-up and its clock will be distributed to all outputs. Refer to Crystal Interface for more information. Alternatively, OSCin may be be driven by a single-ended clock (up to 250 MHz) instead of a crystal.

**Table 1. Input Selection** 

| CLKin_SEL1 | CLKin_SEL0 | Selected Input  |
|------------|------------|-----------------|
| 0          | 0          | CLKin0, CLKin0* |
| 0          | 1          | CLKin1, CLKin1* |
| 1          | X          | OSCin           |

Table 2 shows the output logic state vs. input state when either CLKin0/CLKin0\* or CLKin1/CLKin1\* is selected. When OSCin is selected, the output state will be an inverted copy of the OSCin input state.

Table 2. CLKin Input vs. Output States

| State of Selected CLKin                    | State of<br>Enabled Outputs |
|--------------------------------------------|-----------------------------|
| CLKinX and CLKinX* inputs floating         | Logic low                   |
| CLKinX and CLKinX* inputs shorted together | Logic low                   |
| CLKin logic low                            | Logic low                   |
| CLKin logic high                           | Logic high                  |



#### **Clock Outputs**

The differential output buffer type for Bank A and Bank B outputs can be separately configured using the CLKoutA\_TYPE[1:0] and CLKoutB\_TYPE[1:0] inputs, respectively, as shown in Table 3. For applications where all differential outputs are not needed, any unused output pin should be left floating with a minimum copper length (see note below) to minimize capacitance and potential coupling and reduce power consumption. If an entire output bank will not be used, it is recommended to disable/Hi-Z the bank to reduce power. Refer to Termination and Use of Clock Drivers for more information on output interface and termination techniques.

#### NOTE

For best soldering practices, the minimum trace length for any unused output pin should extend to include the pin solder mask. This way during reflow, the solder has the same copper area as connected pins. This allows for good, uniform fillet solder joints helping to keep the IC level during reflow.

**Table 3. Differential Output Buffer Type Selection** 

| CLKoutX_<br>TYPE1 | CLKoutX_<br>TYPE0 | CLKoutX Buffer Type<br>(Bank A or B) |
|-------------------|-------------------|--------------------------------------|
| 0                 | 0                 | LVPECL                               |
| 0                 | 1                 | LVDS                                 |
| 1                 | 0                 | HCSL                                 |
| 1                 | 1                 | Disabled (Hi-Z)                      |

#### Reference Output

The reference output (REFout) provides a LVCMOS copy of the selected input clock. The LVCMOS output high level is referenced to the Vcco voltage. REFout can be enabled or disabled using the enable input pin, REFout EN, as shown in Table 4.

**Table 4. Reference Output Enable** 

| REFout_EN | REFout State    |
|-----------|-----------------|
| 0         | Disabled (Hi-Z) |
| 1         | Enabled         |

The REFout\_EN input is internally synchronized with the selected input clock by the SYNC block. This synchronizing function prevents glitches and runt pulses from occurring on the REFout clock when enabled or disabled. REFout will be enabled within 3 cycles (t<sub>EN</sub>) of the input clock after REFout\_EN is toggled high. REFout will be disabled within 3 cycles (t<sub>DIS</sub>) of the input clock after REFout\_EN is toggled low.

When REFout is disabled, the use of a resistive loading can be used to set the output to a predetermined level. For example, if REFout is configured with a 1  $k\Omega$  load to ground, then the output will be pulled to low when disabled.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)(2)(3)

| Symbol                        | Ratings                            | Units                           |    |
|-------------------------------|------------------------------------|---------------------------------|----|
| Supply Voltages               | V <sub>CC</sub> , V <sub>CCO</sub> | -0.3 to 3.6                     | V  |
| Input Voltage                 | V <sub>IN</sub>                    | -0.3 to (V <sub>CC</sub> + 0.3) | V  |
| Storage Temperature Range     | T <sub>STG</sub>                   | -65 to +150                     | °C |
| Lead Temperature (solder 4 s) | T <sub>L</sub>                     | +260                            | °C |
| Junction Temperature          | $T_J$                              | +150                            | °C |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see Electrical Characteristics. The ensured specifications apply only to the test conditions listed.
- (2) This device is a high-performance integrated circuit with an ESD rating up to 2 kV Human Body Model, up to 150 V Machine Model, and up to 750 V Charged Device Model and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.
- (3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

# **Recommended Operating Conditions**

| Parameter                           | Symbol           | Min                  | Тур        | Max                  | Units |
|-------------------------------------|------------------|----------------------|------------|----------------------|-------|
| Ambient Temperature Range           | T <sub>A</sub>   | -40                  | 25         | 85                   | °C    |
| Junction Temperature                | TJ               |                      |            | 125                  | °C    |
| Core Supply Voltage Range           | V <sub>CC</sub>  | 3.15                 | 3.3        | 3.45                 | V     |
| Output Supply Voltage Range (1) (2) | V <sub>cco</sub> | 3.3 – 5%<br>2.5 – 5% | 3.3<br>2.5 | 3.3 + 5%<br>2.5 + 5% | V     |

<sup>(1)</sup> The output supply voltages/pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be referred to generally as V<sub>CCO</sub> when no distinction is needed, or when the output supply can be inferred by the output bank/type.

### **Package Thermal Resistance**

| Package          | $\theta_{JA}$ | θ <sub>JC (DAP)</sub> |
|------------------|---------------|-----------------------|
| 40-Lead WQFN (1) | 31.4 °C/W     | 7.2 °C/W              |

<sup>(1)</sup> Specification assumes 9 thermal vias connect the die attach pad (DAP) to the embedded copper plane on the 4-layer JEDEC board. These vias play a key role in improving the thermal performance of the package. It is recommended that the maximum number of vias be used in the board layout.

<sup>(2)</sup> Vcco should be less than or equal to Vcc (Vcco ≤ Vcc).



### **Electrical Characteristics**

Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,

| Symbol                | Parameter                                                     |                                       | itions                                                | Min      | Тур | Max  | Units |
|-----------------------|---------------------------------------------------------------|---------------------------------------|-------------------------------------------------------|----------|-----|------|-------|
| -                     | 1                                                             | Current Cons                          | sumption <sup>(3)</sup>                               | I        |     | 1    | 1     |
|                       | Core Supply Current, All                                      |                                       | selected                                              |          | 8.5 | 10.5 | mA    |
| I <sub>CC_CORE</sub>  | Outputs Disabled                                              | OSCin s                               | selected                                              |          | 10  | 13.5 | mA    |
| I <sub>CC_PECL</sub>  | Additive Core Supply<br>Current, Per LVPECL<br>Bank Enabled   |                                       |                                                       |          | 20  | 26.5 | mA    |
| I <sub>CC_LVDS</sub>  | Additive Core Supply<br>Current, Per LVDS<br>Bank Enabled     |                                       |                                                       |          | 25  | 30.5 | mA    |
| I <sub>CC_HCSL</sub>  | Additive Core Supply<br>Current, Per HCSL<br>Bank Enabled     |                                       |                                                       |          | 31  | 38.5 | mA    |
| I <sub>CC_CMOS</sub>  | Additive Core Supply<br>Current, LVCMOS<br>Output Enabled     |                                       |                                                       |          | 3.5 | 5.5  | mA    |
| I <sub>CCO_PECL</sub> | Additive Output Supply<br>Current, Per LVPECL<br>Bank Enabled |                                       | Bias and Load Currents,<br>o Vcco - 2V<br>uts in bank |          | 132 | 160  | mA    |
| I <sub>CCO_LVDS</sub> | Additive Output Supply<br>Current, Per LVDS<br>Bank Enabled   |                                       |                                                       |          | 26  | 34.5 | mA    |
| Icco_Hcsl             | Additive Output Supply<br>Current, Per HCSL<br>Bank Enabled   | $R_T =$                               | Bias and Load Currents,<br>50 Ω<br>uts in bank        |          | 68  | 84   | mA    |
| lana aa               | Additive Output Supply<br>Current, LVCMOS                     | 200 MHz,                              | Vcco =<br>3.3 V ± 5%                                  |          | 9   | 10   | mA    |
| Icco_cmos             | Output Enabled                                                | C <sub>L</sub> = 5 pF                 | Vcco =<br>2.5 V ± 5%                                  |          | 7   | 8    | mA    |
|                       |                                                               | Power Supply Ripple                   | e Rejection (PSRR)                                    |          |     |      |       |
| DCDD                  | Ripple-Induced<br>Phase Spur Level <sup>(4)</sup>             |                                       | 156.25 MHz                                            |          | -65 |      | -ID - |
| PSRR <sub>PECL</sub>  | Differential LVPECL Output                                    |                                       | 312.5 MHz                                             |          | -63 |      | dBc   |
|                       | Ripple-Induced                                                | 100 kHz, 100 mVpp                     | 156.25 MHz                                            |          | -76 |      |       |
| PSRR <sub>LVDS</sub>  | Phase Spur Level <sup>(4)</sup> Differential LVDS Output      | Ripple Injected on Vcco, Vcco = 2.5 V | 312.5 MHz                                             |          | -74 |      | dBc   |
|                       | Ripple-Induced                                                | ,                                     | 156.25 MHz                                            |          | -72 |      |       |
| PSRR <sub>HCSL</sub>  | Phase Spur Level <sup>(4)</sup><br>Differential HCSL Output   |                                       | 312.5 MHz                                             |          | -63 |      | dBc   |
|                       | CMOS Cor                                                      | ntrol Inputs (CLKin_SEL               | n, CLKoutX_TYPEn, RE                                  | Fout_EN) |     |      |       |
| $V_{IH}$              | High-Level Input Voltage                                      |                                       |                                                       | 1.6      |     | Vcc  | V     |
| $V_{IL}$              | Low-Level Input Voltage                                       |                                       |                                                       | GND      |     | 0.4  | V     |
| I <sub>IH</sub>       | High-Level Input Current                                      | V <sub>IH</sub> = Vcc, Internal       | pull-down resistor                                    |          |     | 50   | μΑ    |
| I <sub>IL</sub>       | Low-Level Input Current                                       | V <sub>IL</sub> = 0 V, Internal       | pull-down resistor                                    | -5       | 0.1 |      | μΑ    |

<sup>(1)</sup> The output supply voltages/pins (V<sub>CCOA</sub>, V<sub>CCOB</sub>, and V<sub>CCOC</sub>) will be referred to generally as V<sub>CCO</sub> when no distinction is needed, or when the output supply can be inferred by the output bank/type.

<sup>(2)</sup> The Electrical Characteristics tables list ensured specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not ensured.

<sup>(3)</sup> See Power Supply and Thermal Considerations for more information on current consumption and power dissipation calculations.

<sup>(4)</sup> Power supply ripple rejection, or PSRR, is defined as the single-sideband phase spur level (in dBc) modulated onto the clock output when a single-tone sinusoidal signal (ripple) is injected onto the Vcco supply. Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows: DJ (ps pk-pk) = [ (2 \* 10<sup>(PSRR / 20)</sup>) / (π \* f<sub>CLK</sub>) ] \* 1E12



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,

| Symbol             | Parameter                                          | Conditions                                     |                                                                                                                                                  | Min  | Тур       | Max       | Units |
|--------------------|----------------------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|-----------|-------|
|                    | (                                                  | Clock Inputs (CLKin0/CL                        | .Kin0*, CLKin1/CLKin1*)                                                                                                                          |      |           |           |       |
| $f_{CLKin}$        | Input Frequency Range <sup>(5)</sup>               | Output frequency range output type (refer to L | Functional up to 3.1 GHz Output frequency range and timing specified per output type (refer to LVPECL, LVDS, HCSL, LVCMOS output specifications) |      |           | 3.1       | GHz   |
| $V_{IHD}$          | Differential Input High<br>Voltage                 |                                                |                                                                                                                                                  |      |           | Vcc       | V     |
| $V_{ILD}$          | Differential Input Low<br>Voltage                  | CLKin driver                                   | n differentially                                                                                                                                 | GND  |           |           | V     |
| V <sub>ID</sub>    | Differential Input<br>Voltage Swing <sup>(6)</sup> |                                                | 0.15                                                                                                                                             |      | 1.3       | V         |       |
|                    |                                                    | V <sub>ID</sub> = 1                            | 0.25                                                                                                                                             |      | Vcc - 1.2 |           |       |
| $V_{CMD}$          | Differential Input<br>Common Mode Voltage          | V <sub>ID</sub> = 3                            | 0.25                                                                                                                                             |      | Vcc - 1.1 | V         |       |
|                    | Common wode voltage                                | $V_{ID} = 8$                                   | V <sub>ID</sub> = 800 mV                                                                                                                         |      |           | Vcc - 0.9 |       |
| $V_{IH}$           | Single-Ended Input<br>High Voltage                 |                                                |                                                                                                                                                  |      | Vcc       | V         |       |
| $V_{IL}$           | Single-Ended Input<br>Low Voltage                  | CLKinX driven sing                             | GND                                                                                                                                              |      |           | V         |       |
| $V_{I\_SE}$        | Single-Ended Input<br>Voltage Swing <sup>(7)</sup> |                                                | coupled), CLKinX* AC coupled to GND or externally biased within V <sub>CM</sub> range                                                            |      |           | 2         | Vpp   |
| $V_{CM}$           | Single-Ended Input<br>Common Mode Voltage          |                                                |                                                                                                                                                  | 0.25 |           | Vcc - 1.2 | V     |
|                    |                                                    |                                                | f <sub>CLKin0</sub> = 100 MHz                                                                                                                    |      | -84       |           |       |
| ISO                | Mux Isolation,                                     | f <sub>OFFSET</sub> > 50 kHz,                  | f <sub>CLKin0</sub> = 200 MHz                                                                                                                    |      | -82       |           | dBc   |
| ISO <sub>MUX</sub> | CLKin0 to CLKin1                                   | $P_{CLKinX} = 0 dBm$                           | f <sub>CLKin0</sub> = 500 MHz                                                                                                                    |      | -71       |           | ubc   |
|                    |                                                    |                                                | f <sub>CLKin0</sub> = 1000 MHz -65                                                                                                               |      |           |           |       |
|                    |                                                    | Crystal Interface                              | (OSCin, OSCout)                                                                                                                                  |      |           |           |       |
| F <sub>CLK</sub>   | External Clock<br>Frequency Range <sup>(5)</sup>   |                                                | OSCin driven single-ended,<br>OSCout floating                                                                                                    |      |           | 250       | MHz   |
| F <sub>XTAL</sub>  | Crystal Frequency Range                            | ESR ≤ 200 Ω                                    | l mode crystal<br>(10 to 30 MHz)<br>30 to 40 MHz) <sup>(8)</sup>                                                                                 | 10   |           | 40        | MHz   |
| C <sub>IN</sub>    | OSCin Input Capacitance                            |                                                |                                                                                                                                                  |      | 1         |           | pF    |

<sup>(5)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(6)</sup> See Differential Voltage Measurement Terminology for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages.

<sup>(7)</sup> Parameter is specified by design, not tested in production.

<sup>(8)</sup> The ESR requirements stated must be met to ensure that the oscillator circuitry has no startup issues. However, lower ESR values for the crystal may be necessary to stay below the maximum power dissipation (drive level) specification of the crystal. Refer to Crystal Interface for crystal drive level considerations.



Unless otherwise specified: Vcc = 3.3 V  $\pm$  5%, Vcco = 3.3 V  $\pm$  5%, 2.5 V  $\pm$  5%, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                 | Parameter                                                       | Cond                                                     | litions                                                                      | Min           | Тур            | Max           | Units  |
|------------------------|-----------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|---------------|----------------|---------------|--------|
|                        | LVPECL (                                                        | Outputs (CLKoutAn/CLI                                    | KoutAn*, CLKoutBn/CLK                                                        | outBn*)       |                |               |        |
| 4                      | Maximum Output Frequency                                        | V <sub>OD</sub> ≥ 600 mV,                                | $Vcco = 3.3 V \pm 5\%,$ $R_T = 160 Ω to GND$                                 | 1.0           | 1.2            |               | GHz    |
| f <sub>CLKout_FS</sub> | Full V <sub>OD</sub> Swing (9)(10)                              | $R_L = 100 \Omega$ differential                          | Vcco = 2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND                | 0.75          | 1.0            |               | GHZ    |
| f                      | Maximum Output Frequency                                        | $V_{OD} \ge 400 \text{ mV},$                             | Vcco = $3.3 \text{ V} \pm 5\%$ ,<br>R <sub>T</sub> = $160 \Omega$ to GND     | 1.5           | 3.1            |               | GHz    |
| f <sub>CLKout_RS</sub> | Reduced V <sub>OD</sub> Swing <sup>(9)(10)</sup>                | $R_L = 100 \Omega$ differential                          | Vcco = 2.5 V $\pm$ 5%,<br>R <sub>T</sub> = 91 $\Omega$ to GND                | 1.5           | 2.3            |               | GHZ    |
|                        |                                                                 | Vcco = 3.3 V,                                            | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | 59             |               |        |
| Jitter <sub>ADD</sub>  | Additive RMS Jitter Integration Bandwidth 1 MHz to 20 MHz (11)  | $R_T = 160 \Omega \text{ to GND},$<br>$R_L = 100 \Omega$ | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                                   |               | 64             |               | fs     |
|                        | 1 WHILE TO 20 WHILE                                             | differential                                             | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | 30             |               |        |
| litta.                 | Additive RMS Jitter with                                        | Vcco = 3.3 V,<br>$R_T = 160 \Omega$ to GND,              | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 190 fs RMS<br>(10 kHz to 1 MHz)  |               | 20             |               | fo     |
| Jitter <sub>ADD</sub>  | LVPECL clock source from LMK03806 (11)(12)                      | $R_L = 100 \Omega$ differential                          | CLKin: 156.25 MHz,<br>J <sub>SOURCE</sub> = 195 fs RMS<br>(12 kHz to 20 MHz) |               | 51             |               | fs     |
|                        |                                                                 | Vcco = 3.3 V,                                            | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | -162.5         |               |        |
| Noise Floor            | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(13)(14)</sup> | $R_T = 160 \Omega \text{ to GND},$<br>$R_L = 100 \Omega$ | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                                   |               | -158.1         |               | dBc/Hz |
|                        |                                                                 | differential                                             | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                                        |               | -154.4         |               |        |
| DUTY                   | Duty Cycle (9)                                                  | 50% input clo                                            | ock duty cycle                                                               | 45            |                | 55            | %      |
| $V_{OH}$               | Output High Voltage                                             |                                                          |                                                                              | Vcco -<br>1.2 | Vcco -<br>0.9  | Vcco -<br>0.7 | V      |
| V <sub>OL</sub>        | Output Low Voltage                                              |                                                          | C Measurement,<br>o Vcco - 2 V                                               | Vcco -<br>2.0 | Vcco -<br>1.75 | Vcco -<br>1.5 | V      |
| V <sub>OD</sub>        | Output Voltage Swing (15)                                       |                                                          |                                                                              | 600           | 830            | 1000          | mV     |
| t <sub>R</sub>         | Output Rise Time<br>20% to 80% (16)                             |                                                          | niform transmission line                                                     |               | 175            | 300           | ps     |
| t <sub>F</sub>         | Output Fall Time<br>80% to 20% <sup>(16)</sup>                  |                                                          | naracteristic impedance,<br>rential, C <sub>L</sub> ≤ 5 pF                   |               | 175            | 300           | ps     |

- (9) Specification is ensured by characterization and is not tested in production.

- J<sub>SOURCE</sub> = 190 fs RMS (10 kHz to 1 MHz) and 195 fs RMS (12 kHz to 20 MHz). Refer to the LMK03806 datasheet for more information.
- (13) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (14) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.
- (15) See Differential Voltage Measurement Terminology for definition of V<sub>ID</sub> and V<sub>OD</sub> voltages.
- (16) Parameter is specified by design, not tested in production.

 <sup>(10)</sup> See Typical Performance Characteristics for output operation over frequency.
 (11) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup>) - J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) /  $(2^*\pi^*f_{CLK})$ , where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz - 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.

(12) 156.25 MHz LVPECL clock source from LMK03806 with 20 MHz crystal reference (crystal part number: ECS-200-20-30BU-DU).



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,

| Symbol                             | Parameter                                                                       | Cond                                                                                                                | ditions                                                        | Min     | Тур    | Max   | Units  |
|------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------|--------|-------|--------|
|                                    | LVDS O                                                                          | utputs (CLKoutAn/CLK                                                                                                | outAn*, CLKoutBn/CLK                                           | outBn*) |        |       |        |
| f <sub>CLKout_FS</sub>             | Maximum Output Frequency Full V <sub>OD</sub> Swing <sup>(9)(10)</sup>          |                                                                                                                     | 250 mV,<br>ù differential                                      | 1.0     | 1.6    |       | GHz    |
| f <sub>CLKout_RS</sub>             | Maximum Output Frequency Reduced V <sub>OD</sub> Swing <sup>(9)(10)</sup>       | $V_{OD} \ge 2$ $R_L = 100 \Omega$                                                                                   | 200 mV,<br>ù differential                                      | 1.5     | 2.1    |       | GHz    |
|                                    |                                                                                 |                                                                                                                     | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                          |         | 89     |       |        |
| Jitter <sub>ADD</sub>              | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(11)</sup> | Vcco = $3.3 \text{ V}$ ,<br>$R_L = 100 \Omega$<br>differential                                                      | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                     |         | 77     |       | fs     |
|                                    | 1 WHILE TO 20 WHILE                                                             | umoronida                                                                                                           | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                          |         | 37     |       |        |
|                                    |                                                                                 | $ \begin{array}{c} \text{Vcco} = 3.3 \text{ V}, \\ \text{R}_{L} = 100 \ \Omega \\ \text{differential} \end{array} $ | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns                          |         | -159.5 |       |        |
| Noise Floor                        | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(13)(14)</sup>                 |                                                                                                                     | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns                     |         | -157.0 |       | dBc/Hz |
|                                    |                                                                                 |                                                                                                                     | CLKin: 625 MHz,<br>Slew rate ≥ 3 V/ns                          |         | -152.7 |       |        |
| DUTY                               | Duty Cycle (9)                                                                  | 50% input cl                                                                                                        | ock duty cycle                                                 | 45      |        | 55    | %      |
| V <sub>OD</sub>                    | Output Voltage Swing (15)                                                       |                                                                                                                     |                                                                | 250     | 400    | 450   | mV     |
| $\Delta V_{OD}$                    | Change in Magnitude of V <sub>OD</sub> for Complementary Output States          |                                                                                                                     | 25 °C,                                                         | -50     |        | 50    | mV     |
| Vos                                | Output Offset Voltage                                                           |                                                                                                                     | surement,<br>Ω differential                                    | 1.125   | 1.25   | 1.375 | V      |
| $\Delta V_{OS}$                    | Change in Magnitude of V <sub>OS</sub> for Complementary Output States          | -                                                                                                                   |                                                                | -35     |        | 35    | mV     |
| I <sub>SA</sub><br>I <sub>SB</sub> | Output Short Circuit Current<br>Single Ended                                    |                                                                                                                     | T <sub>A</sub> = 25 °C,<br>Single ended outputs shorted to GND |         |        | 24    | mA     |
| I <sub>SAB</sub>                   | Output Short Circuit Current<br>Differential                                    | Complementary o                                                                                                     | utputs tied together                                           | -12     |        | 12    | mA     |
| t <sub>R</sub>                     | Output Rise Time<br>20% to 80% <sup>(16)</sup>                                  |                                                                                                                     | sion line up to 10 in.<br>teristic impedance,                  |         | 175    | 300   | ps     |
| t <sub>F</sub>                     | Output Fall Time<br>80% to 20% <sup>(16)</sup>                                  |                                                                                                                     | 2 differential<br>5 pF                                         |         | 175    | 300   | ps     |



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                     | Parameter                                                       | Cond                                                         | litions                                    | Min     | Тур    | Max  | Units   |
|----------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------|---------|--------|------|---------|
| -                          | HCSL O                                                          | utputs (CLKoutAn/CLK                                         | outAn*, CLKoutBn/CLKo                      | outBn*) | 1      |      |         |
| f <sub>CLKout</sub>        | Output Frequency Range                                          | $R_L = 50 \Omega$ to $\Omega$                                | GND, C <sub>L</sub> ≤ 5 pF                 | DC      |        | 400  | MHz     |
| Jitter <sub>ADD_PCle</sub> | Additive RMS Phase Jitter for PCIe 3.0 (17)                     | PCIe Gen 3, PLL BW = 2-5 MHz, CDR = 10 MHz Slew rate ≥ 0.6 V |                                            |         | 0.03   | 0.15 | ps      |
| list                       | Additive RMS Jitter                                             | Vcco = 3.3 V,                                                | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |         | 77     |      |         |
| Jitter <sub>ADD</sub>      | Integration Bandwidth<br>1 MHz to 20 MHz <sup>(18)</sup>        | $R_T = 50 \Omega$ to GND                                     | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |         | 86     |      | fs      |
|                            | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(19)(20)</sup> | Vcco = 3.3 V,                                                | CLKin: 100 MHz,<br>Slew rate ≥ 3 V/ns      |         | -161.3 |      | dBc/Hz  |
| Noise Floor                |                                                                 | $R_T = 50 \Omega$ to GND                                     | CLKin: 156.25 MHz,<br>Slew rate ≥ 2.7 V/ns |         | -156.3 |      | UDC/FIZ |
| DUTY                       | Duty Cycle (17)                                                 | 50% input clock duty cycle                                   |                                            | 45      |        | 55   | %       |
| V <sub>OH</sub>            | Output High Voltage                                             | T <sub>A</sub> = 25 °C, DO                                   | C Measurement,                             | 520     | 810    | 920  | mV      |
| V <sub>OL</sub>            | Output Low Voltage                                              | $R_T = 50$                                                   | Ω to GND                                   | -150    | 0.5    | 150  | mV      |
| V <sub>CROSS</sub>         | Absolute Crossing Voltage (17)(21)                              | R <sub>L</sub> = 50 9                                        | Ω to GND,                                  | 160     | 350    | 460  | mV      |
| ΔV <sub>CROSS</sub>        | Total Variation of V <sub>CROSS</sub>                           | C <sub>L</sub> ≤                                             |                                            |         | 140    | mV   |         |
| t <sub>R</sub>             | Output Rise Time 20% to 80% (21)(22)                            | 250 MHz, Uniform tr<br>10 in. with 50-Ω cha                  |                                            | 300     | 500    | ps   |         |
| t <sub>F</sub>             | Output Fall Time<br>80% to 20% (21)(22)                         | $R_{L} = 50  \Omega$ $C_{L} \le 0$                           |                                            | 300     | 500    | ps   |         |

(17) Specification is ensured by characterization and is not tested in production.

(19) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.

- (21) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.
- (22) Parameter is specified by design, not tested in production.

<sup>(18)</sup> For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> - J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz - 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.
(19) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower

<sup>(20)</sup> Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol                | Parameter                                                                       | Parameter Conditions                                                                                                                 |                                   | Min           | Тур    | Max | Units  |  |  |  |
|-----------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|--------|-----|--------|--|--|--|
|                       | LVCMOS Output (REFout)                                                          |                                                                                                                                      |                                   |               |        |     |        |  |  |  |
| f <sub>CLKout</sub>   | Output Frequency Range                                                          | C <sub>L</sub> s                                                                                                                     | DC                                |               | 250    | MHz |        |  |  |  |
| Jitter <sub>ADD</sub> | Additive RMS Jitter<br>Integration Bandwidth<br>1 MHz to 20 MHz <sup>(24)</sup> | Vcco = 3.3 V,<br>C <sub>L</sub> ≤ 5 pF                                                                                               | 100 MHz, Input Slew rate ≥ 3 V/ns |               | 95     |     | fs     |  |  |  |
| Noise Floor           | Noise Floor<br>f <sub>OFFSET</sub> ≥ 10 MHz <sup>(25)(26)</sup>                 | $Vcco = 3.3 \text{ V},$ $C_{L} \le 5 \text{ pF}$                                                                                     | 100 MHz, Input Slew rate ≥ 3 V/ns |               | -159.3 |     | dBc/Hz |  |  |  |
| DUTY                  | Duty Cycle (23)                                                                 | 50% input clock duty cycle                                                                                                           |                                   | 45            |        | 55  | %      |  |  |  |
| V <sub>OH</sub>       | Output High Voltage                                                             | 1 m                                                                                                                                  | A load                            | Vcco -<br>0.1 |        |     | V      |  |  |  |
| V <sub>OL</sub>       | Output Low Voltage                                                              |                                                                                                                                      |                                   |               |        | 0.1 | V      |  |  |  |
|                       | Output High Current                                                             |                                                                                                                                      | Vcco = 3.3 V                      |               | 28     |     | A      |  |  |  |
| I <sub>OH</sub>       | (Source)                                                                        | Vo = Vcco / 2                                                                                                                        | Vcco = 2.5 V                      |               | 20     |     | mA     |  |  |  |
|                       | Output Low Current (Cink)                                                       | VO = VCCO / 2                                                                                                                        | Vcco = 3.3 V                      |               | 28     |     | A      |  |  |  |
| I <sub>OL</sub>       | Output Low Current (Sink)                                                       |                                                                                                                                      | Vcco = 2.5 V                      |               | 20     |     | mA     |  |  |  |
| t <sub>R</sub>        | Output Rise Time 20% to 80% (27)(28)                                            | 250 MHz, Uniform transmission line up to 10 in. with 50- $\Omega$ characteristic impedance, $R_L = 50~\Omega$ to GND, $C_L \le 5~pF$ |                                   |               | 225    | 400 | ps     |  |  |  |
| t <sub>F</sub>        | Output Fall Time<br>80% to 20% <sup>(27)</sup> (28)                             |                                                                                                                                      |                                   |               | 225    | 400 | ps     |  |  |  |
| t <sub>EN</sub>       | Output Enable Time (29)                                                         | C <sub>1</sub> ≤ 5 pF                                                                                                                |                                   |               |        | 3   | cycles |  |  |  |
| t <sub>DIS</sub>      | Output Disable Time (29)                                                        | C <sub>L</sub> s                                                                                                                     | s o hL                            |               |        | 3   | cycles |  |  |  |

- (23) Specification is ensured by characterization and is not tested in production.
- (24) For the 100 MHz and 156.25 MHz clock input conditions, Additive RMS Jitter (J<sub>ADD</sub>) is calculated using Method #1: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> J<sub>SOURCE</sub><sup>2</sup>), where J<sub>OUT</sub> is the total RMS jitter measured at the output driver and J<sub>SOURCE</sub> is the RMS jitter of the clock source applied to CLKin. For the 625 MHz clock input condition, Additive RMS Jitter is approximated using Method #2: J<sub>ADD</sub> = SQRT(2\*10<sup>dBc/10</sup>) / (2\*π\*f<sub>CLK</sub>), where dBc is the phase noise power of the Output Noise Floor integrated from 1 to 20 MHz bandwidth. The phase noise power can be calculated as: dBc = Noise Floor + 10\*log<sub>10</sub>(20 MHz 1 MHz). The additive RMS jitter was approximated for 625 MHz using Method #2 because the RMS jitter of the clock source was not sufficiently low enough to allow practical use of Method #1. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.
- (25) The noise floor of the output buffer is measured as the far-out phase noise of the buffer. Typically this offset is ≥ 10 MHz, but for lower frequencies this measurement offset can be as low as 5 MHz due to measurement equipment limitations.
- (26) Phase noise floor will degrade as the clock input slew rate is reduced. Compared to a single-ended clock, a differential clock input (LVPECL, LVDS) will be less susceptible to degradation in noise floor at lower slew rates due to its common mode noise rejection. However, it is recommended to use the highest possible input slew rate for differential clocks to achieve optimal noise floor performance at the device outputs.
- (27) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.
- (28) Parameter is specified by design, not tested in production.
- (29) Output Enable Time is the number of input clock cycles it takes for the output to be enabled after REFout\_EN is pulled high. Similarly, Output Disable Time is the number of input clock cycles it takes for the output to be disabled after REFout\_EN is pulled low. The REFout\_EN signal should have an edge transition much faster than that of the input clock period for accurate measurement.



Unless otherwise specified:  $Vcc = 3.3 \text{ V} \pm 5\%$ ,  $Vcco = 3.3 \text{ V} \pm 5\%$ ,  $2.5 \text{ V} \pm 5\%$ ,  $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ . Typical values represent most likely parametric norms at Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 \text{ °C}$ , and at the Recommended Operation Conditions at the time of product characterization and are not ensured. (1) (2)

| Symbol               | Parameter                                                    | Cond                                             | Min             | Тур  | Max       | Units |    |
|----------------------|--------------------------------------------------------------|--------------------------------------------------|-----------------|------|-----------|-------|----|
|                      | 1                                                            | Propagation Delay                                | and Output Skew |      |           |       |    |
| t <sub>PD_PECL</sub> | Propagation Delay<br>CLKin-to-LVPECL (30)                    | $R_{T} = 160 :$ $R_{L} = 100 \Omega$ $C_{L} \le$ | 180             | 360  | 540       | ps    |    |
| t <sub>PD_LVDS</sub> | Propagation Delay<br>CLKin-to-LVDS <sup>(30)</sup>           | $R_L = 100 \Omega$<br>$C_L \le$                  | 200             | 400  | 600       | ps    |    |
| t <sub>PD_HCSL</sub> | Propagation Delay<br>CLKin-to-HCSL (31)(30)                  | $R_{T} = 50 \Omega$ $C_{L} \le$                  | 295             | 590  | 885       | ps    |    |
|                      | Propagation Delay                                            | 0 < 5 = 5                                        | Vcco = 3.3 V    | 900  | 1475      | 2300  |    |
| t <sub>PD_CMOS</sub> | Propagation Delay<br>CLKin-to-LVCMOS (31)(30)                | C <sub>L</sub> ≤ 5 pF                            | Vcco = 2.5 V    | 1000 | 1550 2700 |       | ps |
| t <sub>SK(O)</sub>   | Output Skew<br>LVPECL/LVDS/HCSL<br>(32) (31) (33)            | Skew specified betwee the same buffer type. Lo   |                 | 30   | 50        | ps    |    |
| t <sub>SK(PP)</sub>  | Part-to-Part Output Skew<br>LVPECL/LVDS/HCSL<br>(31)(30)(33) | type are the same a                              |                 | 80   | 120       | ps    |    |

<sup>(30)</sup> Parameter is specified by design, not tested in production.(31) AC timing parameters for HCSL or CMOS are dependent on output capacitive loading.

<sup>(32)</sup> Specification is ensured by characterization and is not tested in production.

<sup>(33)</sup> Output skew is the propagation delay difference between any two outputs with identical output buffer type and equal loading while operating at the same supply voltage and temperature conditions.



#### **Measurement Definitions**

### **Differential Voltage Measurement Terminology**

The differential voltage of a differential signal can be described by two different definitions causing confusion when reading datasheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader will be able to understand and discern between the two different definitions when used.

The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and non-inverting signal. The symbol for this first measurement is typically  $V_{ID}$  or  $V_{OD}$  depending on if an input or output voltage is being described.

The second definition used to describe a differential signal is to measure the potential of the non-inverting signal with respect to the inverting signal. The symbol for this second measurement is  $V_{SS}$  and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair.  $V_{SS}$  can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of  $V_{OD}$  as described in the first description.

Figure 2 illustrates the two different definitions side-by-side for inputs and Figure 3 illustrates the two different definitions side-by-side for outputs. The  $V_{ID}$  (or  $V_{OD}$ ) definition show the DC levels,  $V_{IH}$  and  $V_{OL}$  (or  $V_{OH}$  and  $V_{OL}$ ), that the non-inverting and inverting signals toggle between with respect to ground.  $V_{SS}$  input and output definitions show that if the inverting signal is considered the voltage potential reference, the non-inverting signal voltage potential is now increasing and decreasing above and below the non-inverting reference. Thus the peak-to-peak voltage of the differential signal can be measured.

V<sub>ID</sub> and V<sub>OD</sub> are often defined as volts (V) and V<sub>SS</sub> is often defined as volts peak-to-peak (V<sub>PP</sub>).



Figure 2. Two Different Definitions for Differential Input Signals



Figure 3. Two Different Definitions for Differential Output Signals

Refer to Application Note AN-912 (literature number SNLA036), Common Data Transmission Parameters and their Definitions, for more information.



# **Typical Performance Characteristics**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V,  $T_A = 25 ^{\circ}\text{C}$ , CLKin driven differentially, input slew rate  $\geq 3 \text{ V/ns}$ .







LVPECL Output Swing @ 1.5 GHz



LVDS Output Swing (V<sub>OD</sub>) vs. Frequency



Figure 5.





Figure 7.

#### LVDS Output Swing @ 1.5 GHz



Figure 9.



# **Typical Performance Characteristics (continued)**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns.



#### Noise Floor vs. CLKin Slew Rate @ 100 MHz



### Noise Floor vs. CLKin Slew Rate @ 625 MHz



Figure 14.



Figure 11.

#### Noise Floor vs. CLKin Slew Rate @ 156.25 MHz



RMS Jitter vs. CLKin Slew Rate @ 100 MHz



Figure 15.



### Typical Performance Characteristics (continued)

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. RMS Jitter vs. CLKin Slew Rate @ 156.25 MHz RMS Jitter vs. CLKin Slew Rate @ 625 MHz



Figure 16.

### PSRR vs. Ripple Frequency @ 156.25 MHz





Figure 20.



Figure 17.

#### PSRR vs. Ripple Frequency @ 312.5 MHz



Figure 19.

#### LVPECL Phase Noise @ 100 MHz



Figure 21.



# **Typical Performance Characteristics (continued)**

Unless otherwise specified: Vcc = 3.3 V, Vcco = 3.3 V, T<sub>A</sub> = 25 °C, CLKin driven differentially, input slew rate ≥ 3 V/ns. LVDS Phase Noise @ 100 MHz



Figure 22.



Figure 23.





Figure 24.

# LVDS Phase Noise in Crystal Mode



Figure 25.

- (1) The typical RMS jitter values in the plots show the total output RMS jitter ( $J_{OUT}$ ) for each output buffer type and the source clock RMS jitter (J<sub>SOURCE</sub>). From these values, the Additive RMS Jitter can be calculated as: J<sub>ADD</sub> = SQRT(J<sub>OUT</sub><sup>2</sup> - J<sub>SOURCE</sub><sup>2</sup>).
- (2) 20 MHz crystal characteristics: Abracon ABL series, AT cut,  $C_L = 18 \text{ pF}$ ,  $C_0 = 4.4 \text{ pF}$  measured (7 pF max), ESR = 8.5  $\Omega$  measured (40  $\Omega$  max), and Drive Level = 1 mW max (100  $\mu$ W typical).
- 40 MHz crystal characteristics: Abracon ABLS2 series, AT cut,  $C_L$  = 18 pF ,  $C_0$  = 5 pF measured (7 pF max), ESR = 5  $\Omega$  measured (40  $\Omega$  max), and Drive Level = 1 mW max (100  $\mu$ W typical).



#### APPLICATION INFORMATION

### **Driving the Clock Inputs**

The LMK00308 has two universal inputs (CLKin0/CLKin0\* and CLKin1/CLKin1\*) that can accept AC- or DC-coupled 3.3V/2.5V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet the input requirements specified in the Electrical Characteristics. The device can accept a wide range of signals due to its wide input common mode voltage range ( $V_{CM}$ ) and input voltage swing ( $V_{ID}$ ) / dynamic range. For 50% duty cycle and DC-balanced signals, AC coupling may also be employed to shift the input signal to within the  $V_{CM}$  range. Refer to Termination and Use of Clock Drivers for signal interfacing and termination techniques.

To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 3 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter. For this reason, a differential signal input is recommended over single-ended because it typically provides higher slew rate and common-mode-rejection. Refer to the "Noise Floor vs. CLKin Slew Rate" and "RMS Jitter vs. CLKin Slew Rate" plots in Typical Performance Characteristics.

While it is recommended to drive the CLKin/CLKin\* pair with a differential signal input, it is possible to drive it with a single-ended clock provided it conforms to the Single-Ended Input specifications for CLKin pins listed in the Electrical Characteristics. For large single-ended input signals, such as 3.3V or 2.5V LVCMOS, a 50  $\Omega$  load resistor should be placed near the input for signal attenuation to prevent input overdrive as well as for line termination to minimize reflections. Again, the single-ended input slew rate should be as high as possible to minimize performance degradation. The CLKin input has an internal bias voltage of about 1.4 V, so the input can be AC coupled as shown in Figure 26. The output impedance of the LVCMOS driver plus Rs should be close to 50  $\Omega$  to match the characteristic impedance of the transmission line and load termination.



Figure 26. Single-Ended LVCMOS Input, AC Coupling

A single-ended clock may also be DC coupled to CLKinX as shown in Figure 27. A 50- $\Omega$  load resistor should be placed near the CLKinX input for signal attenuation and line termination. Because half of the single-ended swing of the driver (V<sub>O,PP</sub> / 2) drives CLKinX, CLKinX\* should be externally biased to the midpoint voltage of the attenuated input swing ((V<sub>O,PP</sub> / 2) × 0.5). The external bias voltage should be within the specified input common voltage (V<sub>CM</sub>) range. This can be achieved using external biasing resistors in the k $\Omega$  range (R<sub>B1</sub> and R<sub>B2</sub>) or another low-noise voltage reference. This will ensure the input swing crosses the threshold voltage at a point where the input slew rate is the highest.



Figure 27. Single-Ended LVCMOS Input, DC Coupling with Common Mode Biasing



If the crystal oscillator circuit is not used, it is possible to drive the OSCin input with an single-ended external clock as shown in Figure 28. The input clock should be AC coupled to the OSCin pin, which has an internally-generated input bias voltage, and the OSCout pin should be left floating. While OSCin provides an alternative input to multiplex an external clock, it is recommended to use either differential input (CLKinX) since it offers higher operating frequency, better common mode and power supply noise rejection, and greater performance over supply voltage and temperature variations.



Figure 28. Driving OSCin with a Single-Ended Input

### **Crystal Interface**

The LMK00308 has an integrated crystal oscillator circuit that supports a fundamental mode, AT-cut crystal. The crystal interface is shown in Figure 29.



Figure 29. Crystal Interface

The load capacitance ( $C_L$ ) is specific to the crystal, but usually on the order of 18 - 20 pF. While  $C_L$  is specified for the crystal, the OSCin input capacitance ( $C_{IN}$  = 1 pF typical) of the device and PCB stray capacitance ( $C_{STRAY}$  ~ 1~3 pF) can affect the discrete load capacitor values,  $C_1$  and  $C_2$ .

For the parallel resonant circuit, the discrete capacitor values can be calculated as follows:

$$C_{L} = (C_{1} * C_{2}) / (C_{1} + C_{2}) + C_{IN} + C_{STRAY}$$
(1)

Typically,  $C_1 = C_2$  for optimum symmetry, so Equation 1 can be rewritten in terms of  $C_1$  only:

$$C_L = C_1^2 / (2 * C_1) + C_{IN} + C_{STRAY}$$
 (2)

Finally, solve for C<sub>1</sub>:

$$C_1 = (C_L - C_{IN} - C_{STRAY})^2$$
 (3)

Electrical Characteristics provides crystal interface specifications with conditions that ensure start-up of the crystal, but it does not specify crystal power dissipation. The designer will need to ensure the crystal power dissipation does not exceed the maximum drive level specified by the crystal manufacturer. Overdriving the crystal can cause premature aging, frequency shift, and eventual failure. Drive level should be held at a sufficient level necessary to start-up and maintain steady-state operation.

The power dissipated in the crystal, PXTAL, can be computed by:

$$P_{XTAL} = I_{RMS}^2 * R_{ESR}^* (1 + C_0/C_L)^2$$

where

- I<sub>RMS</sub> is the RMS current through the crystal.
- R<sub>ESR</sub> is the max. equivalent series resistance specified for the crystal
- C<sub>L</sub> is the load capacitance specified for the crystal
- C<sub>0</sub> is the min. shunt capacitance specified for the crystal

(4)



 $I_{RMS}$  can be measured using a current probe (e.g. Tektronix CT-6 or equivalent) placed on the leg of the crystal connected to OSCout with the oscillation circuit active.

As shown in Figure 29, an external resistor,  $R_{LIM}$ , can be used to limit the crystal drive level, if necessary. If the power dissipated in the selected crystal is higher than the drive level specified for the crystal with  $R_{LIM}$  shorted, then a larger resistor value is mandatory to avoid overdriving the crystal. However, if the power dissipated in the crystal is less than the drive level with  $R_{LIM}$  shorted, then a zero value for  $R_{LIM}$  can be used. As a starting point, a suggested value for  $R_{LIM}$  is 1.5 k $\Omega$ .

#### **Termination and Use of Clock Drivers**

When terminating clock drivers keep in mind these guidelines for optimum phase noise and jitter performance:

- Transmission line theory should be followed for good impedance matching to prevent reflections.
- Clock drivers should be presented with the proper loads.
  - LVDS outputs are current drivers and require a closed current loop.
  - HCSL drivers are switched current outputs and require a DC path to ground via 50 Ω termination.
  - LVPECL outputs are open emitter and require a DC path to ground.
- Receivers should be presented with a signal biased to their specified DC bias level (common mode voltage)
  for proper operation. Some receivers have self-biasing inputs that automatically bias to the proper voltage
  level; in this case, the signal should normally be AC coupled.

It is possible to drive a non-LVPECL or non-LVDS receiver with a LVDS or LVPECL driver as long as the above guidelines are followed. Check the datasheet of the receiver or input being driven to determine the best termination and coupling method to be sure the receiver is biased at the optimum DC voltage (common mode voltage).

### **Termination for DC Coupled Differential Operation**

For DC coupled operation of an LVDS driver, terminate with 100  $\Omega$  as close as possible to the LVDS receiver as shown in Figure 30.



Figure 30. Differential LVDS Operation, DC Coupling, No Biasing by the Receiver

For DC coupled operation of an HCSL driver, terminate with 50  $\Omega$  to ground near the driver output as shown in Figure 31. Series resistors, Rs, may be used to limit overshoot due to the fast transient current. Because HCSL drivers require a DC path to ground, AC coupling is not allowed between the output drivers and the 50  $\Omega$  termination resistors.



Figure 31. HCSL Operation, DC Coupling



For DC coupled operation of an LVPECL driver, terminate with 50  $\Omega$  to Vcco - 2 V as shown in Figure 32. Alternatively terminate with a Thevenin equivalent circuit as shown in Figure 33 for Vcco (output driver supply voltage) = 3.3 V and 2.5 V. In the Thevenin equivalent circuit, the resistor dividers set the output termination voltage ( $V_{TT}$ ) to Vcco - 2 V.



Figure 32. Differential LVPECL Operation, DC Coupling



Figure 33. Differential LVPECL Operation, DC Coupling, Thevenin Equivalent

### **Termination for AC Coupled Differential Operation**

AC coupling allows for shifting the DC bias level (common mode voltage) when driving different receiver standards. Since AC coupling prevents the driver from providing a DC bias voltage at the receiver, it is important to ensure the receiver is biased to its ideal DC level.

When driving differential receivers with an LVDS driver, the signal may be AC coupled by adding DC blocking capacitors; however the proper DC bias point needs to be established at both the driver side and the receiver side. The recommended termination scheme depends on whether the differential receiver has integrated termination resistors or not.

When driving a differential receiver without internal 100  $\Omega$  differential termination, the AC coupling capacitors should be placed between the load termination resistor and the receiver to allow a DC path for proper biasing of the LVDS driver. This is shown in Figure 34(a). The load termination resistor and AC coupling capacitors should be placed as close as possible to the receiver inputs to minimize stub length. The receiver can be biased internally or externally to a reference voltage within the receiver's common mode input range through resistors in the kilo-ohm range.



When driving a differential receiver with internal 100  $\Omega$  differential termination, a source termination resistor should be placed before the AC coupling capacitors for proper DC biasing of the driver as shown in Figure 34(b). However, with a 100  $\Omega$  resistor at the source and the load (i.e. double terminated), the equivalent resistance seen by the LVDS driver is 50  $\Omega$  which causes the effective signal swing at the input to be reduced by half. If a self-terminated receiver requires input swing greater than 250 mVpp (differential) as well as AC coupling to its inputs, then the LVDS driver with the double-terminated arrangement in Figure 34(b) may not meet the minimum input swing requirement; alternatively, the LVPECL or HCSL output driver format with AC coupling is recommended to meet the minimum input swing required by the self-terminated receiver.

When using AC coupling with LVDS outputs, there may be a startup delay observed in the clock output due to capacitor charging. The examples in Figure 34 use 0.1  $\mu$ F capacitors, but this value may be adjusted to meet the startup requirements for the particular application.



(a) LVDS DC termination with AC coupling at load



(b) LVDS DC termination with AC coupling at source and internal termination at load.

Double termination at source and load will reduce swing by half.

Figure 34. Differential LVDS Operation with AC Coupling to Receivers (a) Without Internal 100  $\Omega$  Termination (b) With Internal 100  $\Omega$  Termination

LVPECL drivers require a DC path to ground. When AC coupling an LVPECL signal use 160  $\Omega$  emitter resistors (or 91  $\Omega$  for Vcco = 2.5 V) close to the LVPECL driver to provide a DC path to ground as shown in Figure 38. For proper receiver operation, the signal should be biased to the DC bias level (common mode voltage) specified by the receiver. The typical DC bias voltage (common mode voltage) for LVPECL receivers is 2 V. Alternatively, a Thevenin equivalent circuit forms a valid termination as shown in Figure 35 for Vcco = 3.3 V and 2.5 V. Note: this Thevenin circuit is different from the DC coupled example in Figure 33, since the voltage divider is setting the input common mode voltage of the receiver.





Figure 35. Differential LVPECL Operation, AC Coupling, Thevenin Equivalent

### **Termination for Single-Ended Operation**

A balun can be used with either LVDS or LVPECL drivers to convert the balanced, differential signal into an unbalanced, single-ended signal.

It is possible to use an LVPECL driver as one or two separate 800 mV p-p signals. When DC coupling one of the LMK00308 LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminate the unused driver. When DC coupling on of the LMK00308 LVPECL drivers, the termination should be 50  $\Omega$  to Vcco - 2 V as shown in Figure 36. The Thevenin equivalent circuit is also a valid termination as shown in Figure 37 for Vcco = 3.3 V.



Figure 36. Single-Ended LVPECL Operation, DC Coupling



Figure 37. Single-Ended LVPECL Operation, DC Coupling, Thevenin Equivalent



When AC coupling an LVPECL driver use a 160  $\Omega$  emitter resistor (or 91  $\Omega$  for Vcco = 2.5 V) to provide a DC path to ground and ensure a 50  $\Omega$  termination with the proper DC bias level for the receiver. The typical DC bias voltage for LVPECL receivers is 2 V. If the companion driver is not used, it should be terminated with either a proper AC or DC termination. This latter example of AC coupling a single-ended LVPECL signal can be used to measure single-ended LVPECL performance using a spectrum analyzer or phase noise analyzer. When using most RF test equipment no DC bias point (0 VDC) is required for safe and proper operation. The internal 50  $\Omega$  termination the test equipment correctly terminates the LVPECL driver being measured as shown in Figure 38. When using only one LVPECL driver of a CLKoutX/CLKoutX\* pair, be sure to properly terminated the unused driver.



Figure 38. Single-Ended LVPECL Operation, AC Coupling

### **Power Supply and Thermal Considerations**

### **Current Consumption and Power Dissipation Calculations**

The current consumption values specified in Electrical Characteristics can be used to calculate the total power dissipation and IC power dissipation for any device configuration. The total  $V_{CC}$  core supply current ( $I_{CC\_TOTAL}$ ) can be calculated using Equation 5:

ICC\_TOTAL = ICC\_CORE + ICC\_BANK\_A + ICC\_BANK\_B + ICC\_CMOS

## where

- I<sub>CC CORE</sub> is the current for core logic and input blocks and depends on selected input (CLKinX or OSCin).
- I<sub>CC\_BANK\_A</sub> is the current for Bank A and depends on output type (I<sub>CC\_PECL</sub>, I<sub>CC\_LVDS</sub>, I<sub>CC\_HCSL</sub>, or 0 mA if disabled).
- I<sub>CC\_BANK\_B</sub> is the current for Bank B and depends on output type (I<sub>CC\_PECL</sub>, I<sub>CC\_LVDS</sub>, I<sub>CC\_HCSL</sub>, or 0 mA if disabled).
- I<sub>CC CMOS</sub> is the current for the LVCMOS output (or 0 mA if REFout is disabled).

Since the output supplies ( $V_{CCOA}$ ,  $V_{CCOB}$ ,  $V_{CCOC}$ ) can be powered from 3 independent voltages, the respective output supply currents ( $I_{CCO\_BANK\_A}$ ,  $I_{CCO\_BANK\_B}$ , and  $I_{CCO\_CMOS}$ ) should be calculated separately.

 $I_{\text{CCO\_BANK}}$  for either Bank A or B can be directly taken from the corresponding output supply current spec ( $I_{\text{CCO\_PECL}}$ ,  $I_{\text{CCO\_LVDS}}$ , or  $I_{\text{CCO\_HCSL}}$ ) provided the output loading matches the specified conditions. Otherwise,  $I_{\text{CCO\_BANK}}$  should be calculated as follows:

 $I_{CCO\_BANK} = I_{BANK\_BIAS} + (N * I_{OUT\_LOAD})$ 

### where

- I<sub>BANK BIAS</sub> is the output bank bias current (fixed value).
- I<sub>OUT LOAD</sub> is the DC load current per loaded output pair.
- N is the number of loaded output pairs per bank (N = 0 to 4).

Table 5 shows the typical I<sub>BANK BIAS</sub> values and I<sub>OUT LOAD</sub> expressions for LVPECL, LVDS, and HCSL.

(6)



For LVPECL, it is possible to use a larger termination resistor ( $R_T$ ) to ground instead of terminating with 50  $\Omega$  to  $V_{TT} = Vcco$  - 2 V; this technique is commonly used to eliminate the extra termination voltage supply ( $V_{TT}$ ) and potentially reduce device power dissipation at the expense of lower output swing. For example, when Vcco is 3.3 V, a  $R_T$  value of 160  $\Omega$  to ground will eliminate the 1.3 V termination supply without sacrificing much output swing. In this case, the typical  $I_{OUT\_LOAD}$  is 25 mA, so  $I_{CCO\_PECL}$  for a fully-loaded bank reduces to 126.5 mA (vs. 132 mA with 50  $\Omega$  resistors to Vcco - 2 V).

**Table 5. Typical Output Bank Bias and Load Currents** 

| Current Parameter      | LVPECL                                          | LVDS                         | HCSL                            |
|------------------------|-------------------------------------------------|------------------------------|---------------------------------|
| I <sub>BANK_BIAS</sub> | 26.5 mA                                         | 26 mA                        | 4.8 mA                          |
| I <sub>OUT_LOAD</sub>  | $(V_{OH} - V_{TT})/R_T + (V_{OL} - V_{TT})/R_T$ | 0 mA<br>(No DC load current) | V <sub>OH</sub> /R <sub>T</sub> |

Once the current consumption is calculated for each supply, the total power dissipation (P<sub>TOTAL</sub>) can be calculated as:

$$P_{\text{TOTAL}} = (V_{\text{CC}}^*|_{\text{CC}}_{\text{TOTAL}}) + (V_{\text{CCOA}}^*|_{\text{CCO}}_{\text{BANK},A}) + (V_{\text{CCOB}}^*|_{\text{CCO}}_{\text{BANK},B}) + (V_{\text{CCOC}}^*|_{\text{CCO}}_{\text{CMOS}})$$
(7)

If the device configuration is configured with LVPECL and/or HCSL outputs, then it is also necessary to calculate the power dissipated in any termination resistors ( $P_{RT\_PECL}$  and  $P_{RT\_HCSL}$ ) and in any LVPECL termination voltages ( $P_{VTT\_PECL}$ ). The external power dissipation values can be calculated as follows:

$$P_{RT PECL} (per LVPECL pair) = (V_{OH} - V_{TT})^2 / R_T + (V_{OL} - V_{TT})^2 / R_T$$
(8)

$$P_{VTT PECL} (per LVPECL pair) = V_{TT} * [(V_{OH} - V_{TT})/R_T + (V_{OL} - V_{TT})/R_T]$$

$$(9)$$

$$P_{RT \ HCSL} (per \ HCSL \ pair) = V_{OH}^2 / R_T$$
 (10)

Finally, the IC power dissipation ( $P_{DEVICE}$ ) can be computed by subtracting the external power dissipation values from  $P_{TOTAL}$  as follows:

where

- N<sub>1</sub> is the number of LVPECL output pairs with termination resistors to V<sub>TT</sub> (usually Vcco 2 V or GND).
- N<sub>2</sub> is the number of HCSL output pairs with termination resistors to GND.

### Power Dissipation Example: Worst-Case Dissipation

This example shows how to calculate IC power dissipation for a configuration to estimate worst-case power dissipation. In this case, the maximum supply voltage and supply current values specified in Electrical Characteristics are used.

- V<sub>CC</sub> = V<sub>CCO</sub> = 3.465 V. Max I<sub>CC</sub> and I<sub>CCO</sub> values.
- CLKin0/CLKin0\* input is selected.
- Banks A and B are configured for LVPECL: all outputs terminated with 50  $\Omega$  to  $V_T = Vcco 2 V$ .
- REFout is enabled with 5 pF load.
- T<sub>A</sub> = 85 °C

Using the power calculations from the previous section and maximum supply current specifications, we can compute  $P_{TOTAL}$  and  $P_{DEVICE}$ .

- From Equation 5:  $I_{CC TOTAL} = 10.5 \text{ mA} + 20 \text{ mA} + 20 \text{ mA} + 5.5 \text{ mA} = 56 \text{ mA}$
- From I<sub>CCO\_PECL</sub> max spec: I<sub>CCO\_BANK\_A</sub> = I<sub>CCO\_BANK\_B</sub> = 160 mA
- From Equation 7: P<sub>TOTAL</sub> = 3.465 V \* (56 mA + 160 mA + 160 mA + 10 mA) = 1337 mW
- From Equation 8:  $P_{RT PECL} = ((2.57 \text{ V} 1.47 \text{ V})^2/50 \Omega) + ((1.72 \text{ V} 1.47 \text{ V})^2/50 \Omega) = 25.5 \text{ mW}$  (per output pair)
- From Equation 9: P<sub>VTT\_PECL</sub> = 1.47 V \* [ ((2.57 V 1.47 V) / 50 Ω) + ((1.72 V 1.47 V) / 50 Ω) ] = 39.5 mW (per output pair)
- From Equation 10: P<sub>RT HCSL</sub> = 0 mW (no HCSL outputs)
- From Equation 11: P<sub>DEVICE</sub> = 1337 mW (8 \* (25.5 mW + 39.5 mW)) 0 mW = 817 mW

In this worst-case example, the IC device will dissipate about 817 mW or 61% of the total power (1337 mW), while the remaining 39% will be dissipated in the LVPECL emitter resistors (204 mW for 8 pairs) and termination voltage (316 mW into Vcco - 2 V). Based on  $\theta_{JA}$  of 31.4 °C/W, the estimated die junction temperature would be about 26 °C above ambient, or 111 °C when  $T_A$  = 85 °C.



### **Power Supply Bypassing**

The Vcc and Vcco power supplies should have a high-frequency bypass capacitor, such as 0.1 uF or 0.01 uF, placed very close to each supply pin. 1 uF to 10 uF decoupling capacitors should also be placed nearby the device between the supply and ground planes. All bypass and decoupling capacitors should have short connections to the supply and ground plane through a short trace or via to minimize series inductance.

### Power Supply Ripple Rejection

In practical system applications, power supply noise (ripple) can be generated from switching power supplies, digital ASICs or FPGAs, etc. While power supply bypassing will help filter out some of this noise, it is important to understand the effect of power supply ripple on the device performance. When a single-tone sinusoidal signal is applied to the power supply of a clock distribution device, such as LMK00308, it can produce narrow-band phase modulation as well as amplitude modulation on the clock output (carrier). In the single-side band phase noise spectrum, the ripple-induced phase modulation appears as a phase spur level relative to the carrier (measured in dBc).

For the LMK00308, power supply ripple rejection, or PSRR, was measured as the single-sideband phase spur level (in dBc) modulated onto the clock output when a ripple signal was injected onto the Vcco supply. The PSRR test setup is shown in Figure 39.



Figure 39. PSRR Test Setup

A signal generator was used to inject a sinusoidal signal onto the Vcco supply of the DUT board, and the peak-to-peak ripple amplitude was measured at the Vcco pins of the device. A limiting amplifier was used to remove amplitude modulation on the differential output clock and convert it to a single-ended signal for the phase noise analyzer. The phase spur level measurements were taken for clock frequencies of 156.25 MHz and 312.5 MHz under the following power supply ripple conditions:

- Ripple amplitude: 100 mVpp on Vcco = 2.5 V
- Ripple frequencies: 100 kHz, 1 MHz, and 10 MHz

Assuming no amplitude modulation effects and small index modulation, the peak-to-peak deterministic jitter (DJ) can be calculated using the measured single-sideband phase spur level (PSRR) as follows:

DJ (ps pk-pk) = 
$$[(2*10^{(PSRR / 20)}) / (\pi*f_{CLK})] * 10^{12}$$
 (12)

The "PSRR vs. Ripple Frequency" plots in Typical Performance Characteristics show the ripple-induced phase spur levels for the differential output types at 156.25 MHz and 312.5 MHz. The LMK00308 exhibits very good and well-behaved PSRR characteristics across the ripple frequency range for all differential output types. The phase spur levels for LVPECL are below -64 dBc at 156.25 MHz and below -62 dBc at 312.5 MHz. Using Equation 12, these phase spur levels translate to Deterministic Jitter values of 2.57 ps pk-pk at 156.25 MHz and 1.62 ps pk-pk at 312.5 MHz. Testing has shown that the PSRR performance of the device improves for Vcco = 3.3 V under the same ripple amplitude and frequency conditions.



### **Thermal Management**

Power dissipation in the LMK00308 device can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power dissipation times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to the printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package.

A recommended land and via pattern is shown in Figure 40. More information on soldering WQFN packages can be obtained at: http://www.ti.com/packaging.



Figure 40. Recommended Land and Via Pattern

To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in Figure 40 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.



# **REVISION HISTORY**

| C | hanges from Revision B (February 2013) to Revision C                                                                                                                                    | Page |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed <i>目标应用</i> 通过将附加应用添加到第二个和第三个着重号,并且从第一个着重号中删除高速和串行接口。                                                                                                                           | 1    |
| • | Changed V <sub>CM</sub> text to condition for V <sub>IH</sub> to V <sub>CM</sub> parameter group.                                                                                       | 8    |
| • | Deleted V <sub>IH</sub> min value from Electrical Characteristics table.                                                                                                                | 8    |
| • | Deleted V <sub>IL</sub> max value from Electrical Characteristics table                                                                                                                 | 8    |
| • | Added V <sub>I_SE</sub> parameter and spec limits with corresponding table note to Electrical Characteristics Table                                                                     | 8    |
| • | Changed third paragraph in <i>Driving the Clock Inputs</i> section to include CLKin* and LVCMOS text. Revised to better correspond with information in Electrical Characteristics Table |      |
| • | Changed bypass cap text to signal attenuation text of the fourth paragraph in Driving the Clock Inputs section                                                                          | 19   |
| • | Changed Single-Ended LVCMOS Input, DC Coupling with Common Mode Biasing image with revised graphic                                                                                      | 19   |
| • | Added text to second paragraph of Termination for AC Coupled Differential Operation to explain graphic update to Differential LVDS Operation with AC Coupling to Receivers.             | 23   |
| • | Changed graphic for Differential LVDS Operation, AC Coupling, No Biasing by the Receiver and updated caption                                                                            | 23   |



# PACKAGE OPTION ADDENDUM

12-Jun-2014

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| LMK00308SQ/NOPB  | ACTIVE | WQFN         | RTA     | 40   | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00308         | Samples |
| LMK00308SQE/NOPB | ACTIVE | WQFN         | RTA     | 40   | 250  | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00308         | Samples |
| LMK00308SQX/NOPB | ACTIVE | WQFN         | RTA     | 40   | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 85    | K00308         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

12-Jun-2014

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 20-Sep-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK00308SQ/NOPB  | WQFN            | RTA                | 40 | 1000 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| LMK00308SQE/NOPB | WQFN            | RTA                | 40 | 250  | 178.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |
| LMK00308SQX/NOPB | WQFN            | RTA                | 40 | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.5        | 12.0       | 16.0      | Q1               |

www.ti.com 20-Sep-2016



\*All dimensions are nominal

| 7 till dillitorionorio di o mominidi |              |                        |    |      |             |            |             |
|--------------------------------------|--------------|------------------------|----|------|-------------|------------|-------------|
| Device                               | Package Type | Package Drawing Pins S |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMK00308SQ/NOPB                      | WQFN         | RTA                    | 40 | 1000 | 367.0       | 367.0      | 38.0        |
| LMK00308SQE/NOPB                     | WQFN         | RTA                    | 40 | 250  | 210.0       | 185.0      | 35.0        |
| LMK00308SQX/NOPB                     | WQFN         | RTA                    | 40 | 2500 | 367.0       | 367.0      | 38.0        |

### 有关 TI 设计信息和资源的重要通知

德州仪器 (TI) 公司提供的技术、应用或其他设计建议、服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在 帮助设计人员开发整合了 TI 产品的 应用; 如果您(个人,或如果是代表贵公司,则为贵公司)以任何方式下载、访问或使用了任何特定的 TI 资源,即表示贵方同意仅为该等目标,按照本通知的条款进行使用。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。 TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。

您理解并同意,在设计应用时应自行实施独立的分析、评价和 判断, 且应全权负责并确保 应用的安全性, 以及您的 应用 (包括应用中使用的所有 TI 产品))应符合所有适用的法律法规及其他相关要求。你就您的 应用声明,您具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。您同意,在使用或分发包含 TI 产品的任何 应用前, 您将彻底测试该等 应用 和该等应用所用 TI 产品的 功能。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

您只有在为开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对 TI 资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。

TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为您辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。 对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

您同意向 TI 及其代表全额赔偿因您不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

本通知适用于 TI 资源。另有其他条款适用于某些类型的材料、TI 产品和服务的使用和采购。这些条款包括但不限于适用于 TI 的半导体产品 (http://www.ti.com/sc/docs/stdterms.htm)、评估模块和样品 (http://www.ti.com/sc/docs/sampterms.htm) 的标准条款。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司