### **Smart Card Interface**

### **General Description**

The DS8005 dual smart card interface is a low-cost, dual analog front-end for an IC card reader interface that needs to communicate with two smart cards in a mutually exclusive fashion. The analog interface is designed for use in ISO 7816, EMV®, and B-CAS applications. The device is functionally similar to two DS8024s with external multiplexing to select the active interface, but also includes low power and 1.8V card support. Additionally, the device is designed for applications where the C4/C8 (AUX1/AUX2) contacts are not required on either card interface.

The device is provided in 28-pin SO and TSSOP packages. The pinout is backwards compatible with the DS8313, allowing applications to use the same footprint and PCB for applications that communicate with either one or two smart cards.

The device is designed to be used with microcontrollers that contain an ISO 7816 UART, or have the bandwidth to run this protocol in software by bit-banging IO ports. If the microcontroller does not have the capability of running the ISO 7816 UART, the DS8007 is the more appropriate product selection.

#### **Applications**

- Set-Top Box Conditional Access
- Telecommunications
- Pay Television
- Access Control
- Financial Terminals

#### **Features**

- Analog Interface and Level Shifting for IC Card Communication
- ±8kV (min) ESD (HBM) Protection on Card Interfaces
- Ultra-Low Stop-Mode Current, Less than 10nA Typical
- Internal IC Card Supply-Voltage Generation
  - 5.0V ±5%, 80mA (max)
  - 3.0V ±8%, 65mA (max)
  - 1.8V ±10%, 30mA (max)
- Automatic Card Activation and Deactivation Controlled by Dedicated Internal Sequencer
- I/O Lines from Host Directly Level Shifted for Smart Card Communication
- Flexible Card Clock Generation, Supporting External Crystal Frequency Divided by 1, 2, 4, or 8
- High-Current, Short-Circuit and High-Temperature Protection
- Low Active-Mode Current
- Internal Multiplexing Allows One ISO 7816 UART
- Implementation to Control Two Smart Card Sockets

### **Ordering Information**

| PART        | CARDVOLTAGES<br>SUPPORTED | LOW POWER<br>STOP MODE | LOW POWER ACTIVE MODE | PRES_POLARITY | TEMP RANGE     | PIN-<br>PACKAGE |
|-------------|---------------------------|------------------------|-----------------------|---------------|----------------|-----------------|
| DS8005-RRX+ | 1.8V, 3V, 5V              | Yes                    | Yes                   | Positive      | -40°C to +85°C | 28 SO           |
| DS8005-RJX+ | 1.8V, 3V, 5V              | Yes                    | Yes                   | Positive      | -40°C to +85°C | 28 TSSOP        |

<sup>+</sup>Denotes lead(Pb)-free/RoHS-compliant package.

<u>Typical Application Circuit</u> appears at end of data sheet.

EMV is a registered trademark of EMVCo LLC.

**Note:** Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maximintegrated.com/errata.



# **Absolute Maximum Ratings**

| Voltage Range on V <sub>DD</sub> Relative to GND0.5V to +6.5V      | Maximum Junction Temperature+125°C                                 |
|--------------------------------------------------------------------|--------------------------------------------------------------------|
| Voltage Range on V <sub>DDA</sub> Relative to GND0.5V to +6.5V     | Maximum Power Dissipation Range ( $T_A = -25$ °C to $+85$ °C)700mW |
| Voltage Range on CLKA, RSTA, I/OA0.5V to (V <sub>CCA</sub> + 0.5V) | Storage Temperature Range55°C to +150°C                            |
| Voltage Range on CLKB, RSTB, I/OB0.5V to (V <sub>CCB</sub> + 0.5V) | Lead Temperature (soldering, 10s)+300°C                            |
| Voltage Range on All Other Pins                                    | Soldering Temperature (reflow)+260°C                               |
| Relative to GND $-0.5V$ to $(V_{DD} + 0.5V)$                       |                                                                    |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Recommended DC Operating Conditions**

 $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25$ °C, unless otherwise noted. All specifications apply to the device, unless otherwise noted in the CONDITIONS column.) (Note 1)

| PARAMETER                                                                         | SYMBOL               | CONDITIONS                                                                                                       | MIN  | TYP   | MAX  | UNITS |
|-----------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| POWER SUPPLY                                                                      |                      |                                                                                                                  |      |       |      | ,     |
| Digital Supply Voltage                                                            | V <sub>DD</sub>      |                                                                                                                  | 2.7  |       | 6.0  | V     |
| Card Voltage-Generator Supply Voltage                                             | V <sub>DDA</sub>     | Must be ≥ V <sub>DD</sub>                                                                                        | 4.75 |       | 6.0  | V     |
| Reset Voltage Thresholds                                                          | V <sub>TH2</sub>     | Threshold voltage (falling)                                                                                      | 2.20 | 2.45  | 2.65 | V     |
| Reset voltage Tillesholds                                                         | V <sub>HYS2</sub>    | Hysteresis                                                                                                       | 50   | 100   | 200  | mV    |
| CURRENT CONSUMPTION                                                               |                      |                                                                                                                  |      |       |      |       |
| Active V <sub>DD</sub> Current 5V Cards<br>(Including 80mA Draw from 5V Card)     | I <sub>DD_50V</sub>  | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V          |      | 80.75 | 85   | mA    |
| Active V <sub>DD</sub> Current 5V Cards (Current Consumed by Device Only)         | I <sub>DD_IC</sub>   | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) |      | 0.75  | 5    | mA    |
| Active V <sub>DD</sub> Current 3V Cards<br>(Including 65mA Draw from 3V Card)     | I <sub>DD_30V</sub>  | I <sub>CC</sub> = 65mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V          |      | 65.75 | 70   | mA    |
| Active V <sub>DD</sub> Current 3V Cards (Current Consumed by Device Only)         | I <sub>DD_IC</sub>   | $I_{CC} = 65\text{mA}, f_{XTAL} = 20\text{MHz},$<br>$f_{CLK} = 10\text{MHz}, V_{DDA} = 5.0V \text{ (Note 2)}$    |      | 0.75  | 5    | mA    |
| Active V <sub>DD</sub> Current 1.8V Cards<br>(Including 30mA Draw from 1.8V Card) | I <sub>DD_18V</sub>  | I <sub>CC</sub> = 30mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V          |      | 30.75 | 40   | mA    |
| Active V <sub>DD</sub> Current 1.8V Cards (Current Consumed by Device Only)       | lDD_IC               | I <sub>CC</sub> = 30mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) |      | 0.75  | 5    | mA    |
| Inactive-Mode Current                                                             | I <sub>DD</sub>      | Card inactive, active-high PRES_, device not in stop mode                                                        |      | 50    | 400  | μA    |
| Stop-Mode Current                                                                 | I <sub>DD_STOP</sub> | Device in ultra-low-power stop mode (CMDVCC, 5V/3V, and 1_8V set to logic 1) (Note 3)                            |      | 0.01  | 2    | μA    |

 $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C$ , unless otherwise noted. All specifications apply to the device, unless otherwise noted in the CONDITIONS column.) (Note 1)

| PARAMETER                                |                        | SYMBOL                                     | CONDITIONS                         | MIN                      | TYP  | MAX                      | UNITS |
|------------------------------------------|------------------------|--------------------------------------------|------------------------------------|--------------------------|------|--------------------------|-------|
| CLOCK SOURCE                             |                        |                                            |                                    |                          |      |                          |       |
| Crystal Frequency                        |                        | f <sub>XTAL</sub>                          | External crystal (Note 1)          | 0                        |      | 20                       | MHz   |
|                                          |                        | f <sub>XTAL1</sub>                         | (Note 1)                           | 0                        |      | 20                       | MHz   |
| XTAL1 Operating Co                       | nditions               | V <sub>IL_XTAL1</sub>                      | Low-level input on XTAL1           | -0.3                     |      | 0.3 x<br>V <sub>DD</sub> | V     |
|                                          |                        | V <sub>IH_XTAL1</sub>                      | High-level input on XTAL1          | 0.7 x<br>V <sub>DD</sub> |      | V <sub>DD</sub> + 0.3    | V     |
| External Capacitance                     | for Crystal            | C <sub>XTAL1</sub> ,<br>C <sub>XTAL2</sub> |                                    |                          |      | 15                       | pF    |
| Internal Oscillator                      |                        | f <sub>INT</sub>                           |                                    | 2.2                      | 2.7  | 3.4                      | MHz   |
| SHUTDOWN TEMPE                           | RATURE                 |                                            |                                    |                          |      |                          |       |
| Shutdown Temperatu                       | re                     | T <sub>SD</sub>                            |                                    |                          | +150 |                          | °C    |
| RSTA AND RSTB PI                         | NS                     |                                            |                                    |                          |      |                          |       |
| Card-Inactive Mode                       | Output Low Voltage     | V <sub>OL_RST1</sub>                       | I <sub>OL_RST</sub> = 1mA          |                          |      | 0.3                      | V     |
| Card-mactive Mode                        | Output Current         | I <sub>OL_RST1</sub>                       | V <sub>OL_RST</sub> = 0V           |                          |      | -1                       | mA    |
|                                          | Output Low Voltage     | V <sub>OL_RST2</sub>                       | I <sub>OL_RST</sub> = 200μA        |                          |      | 0.3                      | V     |
|                                          | Output High<br>Voltage | V <sub>OH_RST2</sub>                       | I <sub>OH_RST</sub> = -200μA       | V <sub>CC</sub> - 0.5    |      |                          | V     |
| Card-Active Mode                         | Rise Time              | t <sub>R_RST</sub>                         | C <sub>L</sub> = 30pF (Note 1)     |                          |      | 0.1                      | μs    |
|                                          | Fall Time              | t <sub>F_RST</sub>                         | C <sub>L</sub> = 30pF (Note 1)     |                          |      | 0.1                      | μs    |
|                                          | Current Limitation     | I <sub>RST(LIMIT)</sub>                    |                                    | -20                      |      | +20                      | mA    |
|                                          | RSTIN to RST Delay     | t <sub>D(RSTIN-RST)</sub>                  |                                    |                          |      | 2                        | μs    |
| CLKA AND CLKB PI                         | NS                     |                                            |                                    |                          |      |                          |       |
| Card-Inactive Mode                       | Output Low Voltage     | V <sub>OL_CLK1</sub>                       | I <sub>OLCLK</sub> = 1mA           |                          |      | 0.3                      | V     |
| Card-mactive Mode                        | Output Current         | I <sub>OL_CLK1</sub>                       | V <sub>OLCLK</sub> = 0V            |                          |      | -1                       | mA    |
|                                          | Output Low Voltage     | V <sub>OL_CLK2</sub>                       | I <sub>OLCLK</sub> = 200μA         |                          |      | 0.3                      | V     |
|                                          | Output High<br>Voltage | V <sub>OH_CLK2</sub>                       | I <sub>OHCLK</sub> = -200μA        | V <sub>CC</sub> - 0.5    |      |                          | V     |
|                                          | Rise Time              | t <sub>R_CLK</sub>                         | C <sub>L</sub> = 30pF (Notes 1, 4) |                          |      | 8                        | ns    |
| Card-Active Mode                         | Fall Time              | t <sub>F_CLK</sub>                         | C <sub>L</sub> = 30pF (Notes 1, 4) |                          |      | 8                        | ns    |
|                                          | Current Limitation     | I <sub>CLK(LIMIT)</sub>                    |                                    | -75                      |      | +75                      | mA    |
|                                          | Clock Frequency        | f <sub>CLK</sub>                           | Operational                        | 0                        |      | 10                       | MHz   |
|                                          | Duty Factor            | δ                                          | C <sub>L</sub> = 30pF              | 45                       |      | 55                       | %     |
|                                          | Slew Rate              | SR                                         | C <sub>L</sub> = 30pF (Note 1)     | 0.2                      |      |                          | V/ns  |
| V <sub>CCA</sub> AND V <sub>CCB</sub> PI | NS                     |                                            |                                    |                          |      |                          |       |
| Card Inactive Meda                       | Output Low Voltage     | V <sub>CC1</sub>                           | I <sub>CC</sub> = 1mA              |                          |      | 0.3                      | V     |
| Card-Inactive Mode                       | Output Current         | I <sub>CC1</sub>                           | V <sub>CC</sub> = 0V               | 0                        |      | -1                       | mA    |

 $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C$ , unless otherwise noted. All specifications apply to the device, unless otherwise noted in the CONDITIONS column.) (Note 1)

| PARAMETER              |                               | SYMBOL                  | CONDITIONS                                                                   | MIN      | TYP  | MAX      | UNITS |  |
|------------------------|-------------------------------|-------------------------|------------------------------------------------------------------------------|----------|------|----------|-------|--|
|                        |                               |                         | Device: I <sub>CC(5V)</sub> < 30mA,<br>V <sub>DDA</sub> = 4.75V (Note 1)     | 4.65     | 5    | 5.25     |       |  |
|                        |                               |                         | Device: I <sub>CC(5V)</sub> < 80mA                                           | 4.75     | 5    | 5.25     | 1     |  |
|                        |                               |                         | Device: I <sub>CC(3V)</sub> < 65mA                                           | 2.78     | 3    | 3.24     |       |  |
|                        |                               |                         | Device: I <sub>CC(1.8V)</sub> < 30mA                                         | 1.64     | 1.8  | 1.98     |       |  |
|                        | Output Low Voltage            | $V_{CC2}$               | 5V card; current pulses of 40nC<br>with I < 200mA, t < 400ns,<br>f < 20MHz   | 4.6      |      | 5.4      | V     |  |
| Card-Active Mode       |                               |                         | 3V card; current pulses of 24nC<br>with I < 200mA, t < 400ns,<br>f < 20MHz   | 2.75     |      | 3.25     |       |  |
|                        |                               |                         | 1.8V card; current pulses of 12nC<br>with I < 200mA, t < 400ns,<br>f < 20MHz | 1.62     |      | 1.98     |       |  |
|                        |                               | I <sub>CC2</sub>        | $V_{CC(5V)} = 0$ to 5V                                                       |          |      | -80      | mA    |  |
|                        | Output Current                |                         | $V_{CC(3V)} = 0$ to 3V                                                       |          |      | -65      |       |  |
|                        |                               |                         | $V_{CC(1.8V)} = 0$ to 1.8V                                                   |          |      | -30      |       |  |
|                        | Shutdown Current<br>Threshold | I <sub>CC(SD)</sub>     | (Note 1)                                                                     |          | 120  |          | mA    |  |
|                        | Slew Rate                     | V <sub>CCSR</sub>       | Up/down; C < 300nF (Note 5)                                                  | 0.05     | 0.16 | 0.22     | V/µs  |  |
| DATA LINES (I/O_ A     | ND I/OIN)                     |                         |                                                                              |          |      |          |       |  |
| I/O_ □ I/OIN Falling E | Edge Delay                    | t <sub>D(IO-IOIN)</sub> | (Note 1)                                                                     |          |      | 200      | ns    |  |
| Pullup Pulse Active T  | ïme                           | t <sub>PU</sub>         | (Note 1)                                                                     |          |      | 100      | ns    |  |
| Maximum Frequency      |                               | f <sub>IOMAX</sub>      |                                                                              |          |      | 1        | MHz   |  |
| Input Capacitance      |                               | $C_{I}$                 |                                                                              |          |      | 10       | pF    |  |
| I/OA AND I/OB PINS     |                               |                         |                                                                              |          |      |          |       |  |
|                        | Output Low Voltage            | V <sub>OL_IO1</sub>     | I <sub>OL_IO</sub> = 1mA                                                     |          |      | 0.3      | V     |  |
| Card-Inactive Mode     | Output Current                | I <sub>OL_IO1</sub>     | V <sub>OL_IO</sub> = 0V                                                      | 0        |      | -1       | mA    |  |
|                        | Internal Pullup<br>Resistor   | R <sub>PU_IO</sub>      | To V <sub>CC</sub>                                                           | 6        | 11   | 19       | kΩ    |  |
|                        | Output Low Voltage            | V <sub>OL_IO2</sub>     | I <sub>OL_IO</sub> = 1mA                                                     |          |      | 0.3      | V     |  |
|                        | Output High Voltage           | Vou                     | I <sub>OH_IO</sub> = < -20μA                                                 | 0.8 x V  | ′cc  |          | V     |  |
|                        | Output High Voltage           | V <sub>OH_IO2</sub>     | I <sub>OH_IO</sub> = < -40μA (3V/5V)                                         | 0.75 x \ | Vcc  |          |       |  |
| Card-Active Mode       | Output Rise/Fall<br>Time      | t <sub>OT</sub>         | C <sub>L</sub> = 30pF (Note 1)                                               |          |      | 0.1      | μs    |  |
|                        | Input Low Voltage             | V <sub>IL_IO</sub>      |                                                                              | -0.3     |      | +0.8     | V     |  |
|                        | Input High Voltage            | V <sub>IH_IO</sub>      |                                                                              | 1.5      |      | $V_{CC}$ |       |  |

 $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C$ , unless otherwise noted. All specifications apply to the device, unless otherwise noted in the CONDITIONS column.) (Note 1)

| PARAMETER             |                            | SYMBOL                 | CONDITIONS                             | MIN                       | TYP | MAX                       | UNITS |
|-----------------------|----------------------------|------------------------|----------------------------------------|---------------------------|-----|---------------------------|-------|
|                       | Input Low Current          | I <sub>IL_IO</sub>     | V <sub>IL_IO</sub> = 0V                |                           |     | 700                       | μA    |
| Card-Active Mode      | Input High Current         | I <sub>IH</sub> _IO    | V <sub>IH_IO</sub> = V <sub>CC</sub>   | -20                       |     | +20                       | μA    |
|                       | Input Rise/Fall Time       | t <sub>IT</sub>        |                                        |                           |     | 1.2                       | μs    |
|                       | Current Limitation         | I <sub>IO(LIMIT)</sub> | C <sub>L</sub> = 30pF                  | -15                       |     | +15                       | mA    |
| I/OIN PIN             |                            |                        |                                        |                           |     |                           |       |
| Output Low Voltage    |                            | $V_{OL}$               | I <sub>OL</sub> = 1mA                  |                           |     | 0.3                       | V     |
| Output High Voltage   |                            | $V_{OH}$               | I <sub>OH</sub> < -40μA                | 0.75 x<br>V <sub>DD</sub> |     | V <sub>DD</sub> + 0.1     | ٧     |
| Output Rise/Fall Time | e                          | t <sub>OT</sub>        | C <sub>L</sub> = 30pF, 10% to 90%      |                           |     | 0.1                       | μs    |
| Input Low Voltage     |                            | $V_{IL}$               |                                        | -0.3                      |     | +0.3 x<br>V <sub>DD</sub> | V     |
| Input High Voltage    |                            | $V_{IH}$               |                                        | 0.7 x<br>V <sub>DD</sub>  |     | V <sub>DD</sub> + 0.3     | V     |
| Input Low Current     |                            | I <sub>IL_IO</sub>     | V <sub>IL</sub> = 0V                   |                           |     | 700                       | μA    |
| Input High Current    |                            | I <sub>IH</sub> _IO    | $V_{IH} = V_{DD}$                      | -10                       |     | +10                       | μA    |
| Input Rise/Fall Time  |                            | t <sub>IT</sub>        | V <sub>IL</sub> to V <sub>IH</sub>     |                           |     | 1.2                       | μs    |
| Integrated Pullup Res |                            | $R_{PU}$               | Pullup to V <sub>DD</sub>              | 6                         | 11  | 19                        | kΩ    |
| CONTROL PINS (CL      | .KDIV1, CLKDIV2, CM        | DVCC, RSTIN            | , 5V/ <del>3V</del> , 1_8V)            |                           |     |                           |       |
| Input Low Voltage     |                            | $V_{IL}$               |                                        | -0.3                      |     | +0.3 x<br>V <sub>DD</sub> | V     |
| Input High Voltage    |                            | $V_{IH}$               |                                        | 0.7 x<br>V <sub>DD</sub>  |     | V <sub>DD</sub> + 0.3     | ٧     |
| Input Low Current     |                            | I <sub>IL_IO</sub>     | $0 < V_{IL} < V_{DD}$                  | -5                        |     | +5                        | μA    |
| Input High Current    |                            | I <sub>IH_IO</sub>     | 0 < V <sub>IH</sub> < V <sub>DD</sub>  | -5                        |     | +5                        | μA    |
| INTERRUPT OUTPU       | IT PINS (OFF AND OF        |                        |                                        |                           |     |                           |       |
| Output Low Voltage    |                            | $V_{OL}$               | I <sub>OL</sub> = 2mA                  |                           |     | 0.3                       | V     |
| Output High Voltage   |                            | $V_{OH}$               | I <sub>OH</sub> = -15μA                | 0.75 x<br>V <sub>DD</sub> |     |                           | V     |
| Integrated Pullup Res | Integrated Pullup Resistor |                        | Pullup to V <sub>DD</sub>              | 12                        | 24  | 38                        | kΩ    |
| PRESA AND PRESE       | PINS                       |                        |                                        |                           |     |                           |       |
| Input Low Voltage     |                            | V <sub>IL_PRES</sub>   |                                        |                           |     | 0.3 x<br>V <sub>DD</sub>  | V     |
| Input High Voltage    |                            | V <sub>IH_PRES</sub>   |                                        | 0.7 x<br>V <sub>DD</sub>  |     |                           | V     |
| Input Low Current     |                            | I <sub>IL_PRES</sub>   | V <sub>IL_PRES</sub> = 0V              | -5                        |     | +5                        | μA    |
| Input High Current    |                            | I <sub>IH_PRES</sub>   | V <sub>IH_PRES</sub> = V <sub>DD</sub> |                           |     | 10                        | μA    |

 $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25$ °C, unless otherwise noted. All specifications apply to the device, unless otherwise noted in the CONDITIONS column.) (Note 1)

| PARAMETER          |              | SYMBOL                | CONDITIONS | MIN | TYP | MAX | UNITS |  |
|--------------------|--------------|-----------------------|------------|-----|-----|-----|-------|--|
| TIMING             |              |                       |            |     |     |     |       |  |
| Activation Time    |              | t <sub>ACT</sub>      |            | 50  | 160 | 220 | μs    |  |
| Deactivation Time  |              | t <sub>DEACT</sub>    |            | 50  | 80  | 100 | μs    |  |
| CLK_ to Card Start | Window Start | t <sub>3</sub>        |            | 50  | 95  | 130 |       |  |
| Time               | Window End   | t <sub>5</sub>        |            | 140 | 160 | 220 | μs    |  |
| PRES Debounce Time |              | t <sub>DEBOUNCE</sub> |            | 5   | 8   | 11  | ms    |  |

- Note 1: Operation guaranteed at -40°C and +85°C but not tested.
- Note 2: I<sub>DD IC</sub> measures the amount of current used by the device to provide the smart card current minus the load.
- **Note 3:** Stop mode is enabled by setting CMDVCC, 5V/3V, and 1\_8V to a logic-high.
- Note 4: Parameters are guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the maximum rise and fall time is 10ns.
- Note 5: Parameter is guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the minimum slew rate is 0.05V/µs and the maximum slew rate is 0.5V/µs.

# **Pin Configuration**



# **Pin Description**

| PIN   | NAME                | FUNCTION                                                                                                                                                                                                                                                                                                            |
|-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2  | CLKDIV1,<br>CLKDIV2 | Clock Divider. Determines the divided-down input clock frequency (presented at XTAL1 or from a crystal at XTAL1 and XTAL2) on the CLK_ output pin. Dividers of 1, 2, 4, and 8 are available.                                                                                                                        |
| 3     | 5V/ <del>3V</del>   | 5V/3V Selection Pin. Allows selection of 5V or 3V for communication with an IC card. Logic-high selects 5V operation; logic-low selects 3V operation. The 1_8V pin overrides the setting on this pin if active. See Table 3 for a complete description of choosing card voltages.                                   |
| 4     | 1_8V                | 1.8V Operation Selection. This active-high input puts the device into 1.8V smart card communication mode. The selected interface (when activated) powers a card with a 1.8V supply and all I/O lines operate at 1.8V.                                                                                               |
| 5     | V <sub>CCB</sub>    | Smart Card Supply Voltage, Interface B. Decouple to CGND (card ground) with 2 x 100nF or 100 + 200nF capacitors (ESR < $100m\Omega$ ).                                                                                                                                                                              |
| 6     | V <sub>DDA</sub>    | Smart Card Interface Supply. Connect to a 5V power supply to support 1.8V, 3.0V, and 5.0V cards. If $V_{DD} \ge 4.9V$ , this pin can be connected directly to $V_{DD}$ . Decouple this pin to GND using 100nF and 10 $\mu$ F capacitors.                                                                            |
| 7     | RSTB                | Smart Card Reset, Interface B. Card reset output from contact C2.                                                                                                                                                                                                                                                   |
| 8     | CLKB                | Smart Card Clock, Interface B. Card clock, contact C3.                                                                                                                                                                                                                                                              |
| 9, 14 | CGND                | Smart Card Ground                                                                                                                                                                                                                                                                                                   |
| 10    | PRESA               | Interface A Card Presence Indicator. Active-high card presence input for the first card interface. When the presence indicator becomes active, a debounce timeout begins. After 8ms (typ), the OFF signal becomes active if the first card interface is selected (SEL_AB low), else the OFF2 signal becomes active. |

# **Pin Description (continued)**

| PIN    | NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11     | I/OA              | Smart Card Data-Line Output, Interface A. Card data communication line, contact C7. This pin is only active if the first card interface is selected (SEL_AB low) and the interface has gone through an activation sequence.                                                                                                                                                                                                                                 |
| 12     | I/OB              | Smart Card Data-Line Output, Interface B. Card data communication line, contact C7. This pin is only active if the second card interface is selected (SEL_AB high) and the interface has gone through an activation sequence.                                                                                                                                                                                                                               |
| 13     | PRESB             | Interface B Card Presence Indicator. Active-high card presence input for the second card interface. When the presence indicator becomes active, a debounce timeout begins. After 8ms (typ), the OFF signal becomes active if the second card interface is selected (SEL_AB high), else the OFF2 signal becomes active.                                                                                                                                      |
| 15     | CLKA              | Smart Card Clock, Interface A. Card clock, contact C3.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 16     | RSTA              | Smart Card Reset, Interface A. Card reset output from contact C2.                                                                                                                                                                                                                                                                                                                                                                                           |
| 17     | V <sub>CCA</sub>  | Smart Card Supply Voltage, Interface A. Decouple to CGND (card ground) with 2 x 100nF or 100 + 220nF capacitors (ESR < 100mΩ).                                                                                                                                                                                                                                                                                                                              |
| 18     | V <sub>DDA2</sub> | Smart Card Interface Supply. Connect to a 5V power supply to support 1.8V, 3.0V, and 5.0V cards. If $V_{DD} \ge 4.9V$ , this pin can be connected directly to $V_{DD}$ . Decouple this pin to GND using 100nF and 10 $\mu$ F capacitors.                                                                                                                                                                                                                    |
| 19     | CMDVCC            | Activation Sequence Initiate. Active-low input from host.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20     | RSTIN             | Card Reset Input. Reset input from the host.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 21     | V <sub>DD</sub>   | Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 22     | GND               | Digital Ground                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23     | ŌFF               | Status Output for Selected Interface. Active-low interrupt output to the host. Includes a $20k\Omega$ integrated pullup resistor to $V_{DD}$ . This pin reflects fault events and PRES_ events on the currently selected interface only (behaving as if it were a DS8024 with only one interface). The $\overline{OFF2}$ pin should be used to monitor presence events on the nonselected interface.                                                        |
| 24, 25 | XTAL1,<br>XTAL2   | Crystal/Clock Input. Connect an input from an external clock to XTAL1 or connect a crystal across XTAL1 and XTAL2. Leave XTAL2 disconnected if driving XTAL1 from an external clock source.                                                                                                                                                                                                                                                                 |
| 26     | I/OIN             | I/O Input. Host-to-interface chip data I/O line.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 27     | OFF2              | Status Output for Nonselected Interface. This pin passes through the presence signal for the nonselected interface. If SEL_AB is low (the A interface is selected), this pin reflects the state of the PRESB input. If SEL_AB is high (the B interface is selected), this pin reflects the state of the PRESA input.                                                                                                                                        |
| 28     | SEL_AB            | Interface Selection. This pin selects the interface the input pins (I/OIN, RSTIN, etc.) communicate with and control. If SEL_AB is low, the A interface is selected. Activation sequences power up V <sub>CCA</sub> and communication occurs with CLKA, I/OA, and RSTA. If SEL_AB is high, the B interface is selected. Both interfaces can be powered and clocking at the same time. See the <i>Switching A/B Interfaces</i> section for more information. |



Figure 1. Functional Diagram

### **Detailed Description**

The DS8005 is an analog front-end for communicating with 1.8V, 3V, and 5V dual smart cards. It is a dual input-voltage device, requiring one supply to match that of a host microcontroller and a separate +5V supply for generating correct smart card supply voltages. The device translates all communication lines to the correct voltage level and provides power for smart card operation. It is a low-power device, consuming very little current in active-mode operation (during a smart card communication session), and is suitable for use in battery-powered devices such as laptops and PDAs, consuming only 10nA in stop mode. The device is designed for applications that do not require communication using the C4 and C8 card contacts (AUX1 and AUX2). It is suitable for SIM/SAM interfacing, as well as for applications where only the I/O line is used to communicate with a smart card.

### **Power Supply**

The device has dual supplies. The supply pins for the device are  $V_{DD}$ , GND, and  $V_{DDA}$ .  $V_{DD}$  should be in the 2.7V to 6.0V range, and is the supply for signals that interface with the host controller. It should, therefore, be the same supply as used by the host controller. All smart card contacts remain inactive during power-on or power-off. The internal circuits are kept in the reset state until  $V_{DD}$  reaches  $V_{TH2}$  +  $V_{HYS2}$  and for the duration of the internal power-on reset pulse,  $t_{W}$ . A deactivation sequence is executed when  $V_{DD}$  falls below  $V_{TH2}$ .

An internal regulator generates the 1.8V, 3V, or 5V card supply voltage ( $V_{CC}$ ). The regulator should be supplied separately by  $V_{DDA}$ .  $V_{DDA}$  should be connected to a minimum 4.75V supply to provide the correct supply voltage for 5V smart cards.

### **Voltage Supervisor**

The voltage supervisor monitors the V<sub>DD</sub> supply. A 220µs reset pulse (t<sub>W</sub>) is used internally to keep the device inactive during power-on or power-off of the V<sub>DD</sub> supply. See Figure 2.

The IC card interface remains inactive regardless of the levels on the command lines until duration tw after VDD has reached a level higher than  $V_{TH2} + V_{HYS2}$ . When V<sub>DD</sub> falls below V<sub>TH2</sub>, the device executes a card deactivation sequence if the card interface is active.

### **Clock Circuitry**

The card clock signal (CLKA/CLKB) is derived from a clock signal input to XTAL1 or from a crystal operating at up to 20MHz connected between XTAL1 and XTAL2. The output clock frequency of CLK is selectable through inputs CLKDIV1 and CLKDIV2. The CLK signal frequency can be  $f_{XTAL}$ ,  $f_{XTAL}/2$ ,  $f_{XTAL}/4$ , or  $f_{XTAL}/8$ . See Table 1 for the frequency generated on the CLK\_ signal given the inputs to CLKDIV1 and CLKDIV2.

Note that CLKDIV1 and CLKDIV2 must not be changed simultaneously; a delay of 10ns minimum between changes is needed. The minimum duration of any state of CLK is eight periods of XTAL1.

**Table 1. Clock Frequency Selection** 

| CLKDIV1 | CLKDIV2 | f <sub>CLK</sub>     |
|---------|---------|----------------------|
| 0       | 0       | f <sub>XTAL</sub> /8 |
| 0       | 1       | f <sub>XTAL</sub> /4 |
| 1       | 1       | f <sub>XTAL</sub> /2 |
| 1       | 0       | f <sub>XTAL</sub>    |

The frequency change is synchronous: during a transition of the clock divider, no pulse is shorter than 45% of the smallest period, and the first and last clock pulses about the instant of change have the correct width. When changing the frequency dynamically, the change is effective for only eight periods of XTAL1 after the command.

The fxTAI duty factor depends on the input signal on XTAL1. To reach a 45% to 55% duty factor on CLK, XTAL1 should have a 48% to 52% duty factor with transition times less than 5% of the period.

With a crystal, the duty factor on CLK can be 45% to 55% depending on the circuit layout and on the crystal characteristics and frequency. In other cases, the duty factor on CLK\_ is guaranteed between 45% and 55% of the clock period.

#### I/O Transceivers

I/O and I/OIN are pulled high with an  $11k\Omega$  resistor (I/O to  $V_{CC}$  and I/OIN to  $V_{DD}$ ) in the inactive state. The first side of the transceiver to receive a falling edge becomes the master. When a falling edge is detected (and the master is decided), the detection of falling edges on the line of the other side is disabled; that side then becomes a slave. After a time delay t<sub>D(EDGE)</sub>, an n transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side.

When the master side asserts a logic 1, a p transistor on the slave side is activated during the time delay tpu and then both sides return to their inactive (pulled up) states. This active pullup provides fast low-to-high transitions. After the duration of tpu, the output voltage depends only on the internal pullup resistor and the load current. Current to and from the card I/O lines is limited internally to 15mA. The maximum frequency on these lines is 1MHz.



Figure 2. Voltage Supervisor Behavior

#### **Inactive Mode**

The device powers up with the card interface in the inactive mode. Minimal circuitry is active while waiting for the host to initiate a smart card session.

- All card contacts are inactive (approximately 200 $\Omega$  to GND).
- The I/OIN pin in the high-impedance state (11k $\Omega$  pullup resistor to V<sub>DD</sub>).
- · Voltage generators are stopped.
- XTAL oscillator is running (if included in the device).
- · Voltage supervisor is active.
- · The internal oscillator is running at its low frequency.

### **Activation Sequence**

After power-on and the reset delay, the host microcontroller can monitor card presence with signals  $\overline{\text{OFF}}$  and  $\overline{\text{CMDVCC}}$ , as shown in Table 2.

If the card is in the reader (if PRES\_ is active), the host microcontroller can begin an activation sequence (start a card session) by pulling  $\overline{\text{CMDVCC}}$  low. The following events form an activation sequence (Figure 3):

- 1) CMDVCC is pulled low.
- 2) The internal oscillator changes to high frequency (t<sub>0</sub>).
- 3) The voltage generator is started (between  $t_0$  and  $t_1$ ).

**Table 2. Card Presence Indication** 

| SEL_AB      | OFF         | CMDVCC       | STATUS                                      |
|-------------|-------------|--------------|---------------------------------------------|
| Low         | High        | High         | Card A present.                             |
| Low         | Low         | High         | Card A <b>not</b> present.                  |
| High        | High        | High         | Card B present.                             |
| High        | Low         | High         | Card B <b>not</b> present.                  |
| SEL_AB      | OFF2        | CMDVCC       | STATUS                                      |
| Low         | High        | High         | Card B present.                             |
|             |             |              |                                             |
| Low         | Low         | High         | Card B <b>not</b> present.                  |
| Low<br>High | Low<br>High | High<br>High | Card B <b>not</b> present.  Card A present. |



Figure 3. Activation Sequence Using RSTIN and CMDVCC

- 4)  $V_{CC}$  rises from 0 to 5V, 3V, or 1.8V with a controlled slope ( $t_2 = t_1 + 1.5 \times T$ ). T is 64 times the internal oscillator period (approximately 25 $\mu$ s).
- 5) I/O\_ pin is enabled (t<sub>3</sub> = t<sub>1</sub> + 4T) (they were previously pulled low).
- 6) The CLK\_ signal is applied to the C3 contact (t<sub>4</sub>).
- 7) RST\_ is enabled  $(t_5 = t_1 + 7T)$ .

To apply the clock to the card interface:

- 1) Set RSTIN high.
- 2) Set CMDVCC low.
- 3) Set RSTIN low between t<sub>3</sub> and t<sub>5</sub>; CLK\_ now starts.
- RST\_stays low until t<sub>5</sub>, then RST becomes the copy of RSTIN.
- 5) RSTIN has no further effect on CLK after t5.

If the applied clock is not needed, set  $\overline{\text{CMDVCC}}$  low with RSTIN low. In this case, CLK\_ starts at  $t_3$  (minimum 200ns after the transition on I/O; see Figure 4); after  $t_5$ , RSTIN can be set high to obtain an answer to request (ATR) from an inserted smart card. Do not perform activation with RSTIN held permanently high.

#### **Active Mode**

When the activation sequence is completed, the card interface is in active mode. The host microcontroller and the smart card exchange data on the I/O lines.

### **Deactivation Sequence**

When a session is completed, the host microcontroller sets the  $\overline{\text{CMDVCC}}$  line high to execute an automatic deactivation sequence and returns the card interface to the inactive mode (Figure 5).

- 1) RST\_ goes low (t<sub>10</sub>).
- 2) CLK\_ is held low ( $t_{12} = t_{10} + 0.5 \times T$ ) where T is 64 times the period of the internal oscillator (approximately 25µs).
- 3) I/O pin is pulled low  $(t_{13} = t_{10} + T)$ .
- 4)  $V_{CC}$  starts to fall ( $t_{14} = t_{10} + 1.5 \times T$ ).
- 5) When  $V_{CC}$  reaches its inactive state, the deactivation sequence is complete (at  $t_{DE}$ ).
- 6) All card contacts become low impedance to GND; I/OIN remains at  $V_{DD}$  (pulled up through an  $11k\Omega$  resistor).
- 7) The internal oscillator returns to its lower frequency.

#### **VCC Generator**

Each V<sub>CC</sub> generator has a capacity to supply up to 80mA continuously at 5V, 65mA at 3V, and 30mA at 1.8V.

An internal overload detector triggers at approximately 120mA. Current samples to the detector are filtered. This allows spurious current pulses (with a duration of a few  $\mu s$ ) up to 200mA to be drawn without causing deactivation. The average current must stay below the specified maximum current value. To maintain  $V_{CC}$  voltage accuracy, a 100nF capacitor (with an ESR < 100m $\Omega$ ) should be connected to CGND and placed near the  $V_{CC}$  pin, and a 100nF or 220nF capacitor (220nF is the best choice) with the same ESR should be connected to CGND and placed near the smart card reader's C1 contact.

#### **Fault Detection**

The following fault conditions are monitored:

- Short-circuit or high current on V<sub>CC</sub>
- Removal of a card during a transaction
- V<sub>DD</sub> dropping
- Card voltage generator operating out of the specified values (V<sub>DDA</sub> too low or current consumption too high)
- Overheating

There are two different cases (Figure 6):

- CMDVCC High Outside a Card Session. Output OFF\_ is low if a card is not in the card reader and high if a card is in the reader. The V<sub>DD</sub> supply is monitored—a decrease in input voltage generates an internal power-on reset pulse but does not affect the OFF\_ signal. Short-circuit and temperature detection is disabled because the card is not powered up.
- CMDVCC Low Within a Card Session. Output OFF\_ goes low when a fault condition is detected, and an emergency deactivation is performed automatically (Figure 7). When the system controller resets CMDVCC to high, it may sense the OFF\_ level again after completing the deactivation sequence. This distinguishes between a card extraction and a hardware problem (OFF\_ goes high again if a card is present). Depending on the connector's card-present switch (normally closed or normally open) and the mechanical characteristics of the switch, bouncing can occur on the PRES\_ signals at card insertion or withdrawal.

The device has a debounce feature with an 8ms typical duration (Figure 6). When a card is inserted, output OFF\_goes high after the debounce time delay. When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRES\_and output OFF\_goes low.



Figure 4. Activation Sequence at t<sub>3</sub>



Figure 5. Deactivation Sequence



Figure 6. Behavior of PRES\_, OFF\_, CMDVCC, and V<sub>CC</sub>\_



Figure 7. Emergency Deactivation Sequence (Card Extraction)

### **Stop Mode (Low-Power Mode)**

A low-power state, stop mode, can be entered by forcing the  $\overline{\text{CMDVCC}}$ ,  $5\text{V}/3\overline{\text{V}}$ , and 1\_8V input pins to a logic-high state. Stop mode can only be entered when the smart card interface is inactive. In stop mode, all internal analog circuits are disabled. The  $\overline{\text{OFF}}_-$  pin follows the status of the PRES\_ pin. To exit stop mode, change the state of one or more of the three control pins to a logic-low. An

internal 220µs (typ) power-up delay and the 8ms PRES\_debounce delay are in effect and  $\overline{OFF}$  is asserted to allow the internal circuitry to stabilize. This prevents smart card access from occurring after leaving stop mode. Figure 8 shows the control sequence for entering and exiting stop mode. Note that an in-progress deactivation sequence always finishes before the device enters low-power stop mode.



Figure 8. Stop-Mode Sequence

#### **Smart Card Power Select**

The device supports three smart card V<sub>CC</sub> voltages: 1.8V, 3V, and 5V. The power select is controlled by the 1\_8V and  $5V/\overline{3V}$  signals as shown in Table 3. The 1\_8V signal has priority over  $5V/\overline{3V}$ . When 1\_8V is asserted high, 1.8V is applied to V<sub>CC</sub> when the smart card is active. When 1\_8V is deasserted,  $5V/\overline{3V}$  dictates V<sub>CC</sub> power range. V<sub>CC</sub> is 5V if  $5V/\overline{3V}$  is asserted to a logic-high state, and V<sub>CC</sub> is 3V if  $5V/\overline{3V}$  is pulled to a logic-low state. Care

must be exercised when switching from one  $V_{CC}$  power selection to the other. If both 1\_8V and  $5V/\overline{3V}$  are high with  $\overline{CMDVCC}$  high at the same time, the device enters stop mode. To avoid accidental entry into stop mode, the state of 1\_8V and  $5V/\overline{3V}$  must not be changed simultaneously. A minimum delay of 100ns should be observed between changing the states of 1\_8V and  $5V/\overline{3V}$ . See Figure 9 for the recommended sequence of changing the  $V_{CC}$  range.

Table 3. VCC Select and Operation Mode

| 1_8V | 5V/3V | CMDVCC | V <sub>CC</sub> SELECT (V) | CARD INTERFACE STATUS    |  |
|------|-------|--------|----------------------------|--------------------------|--|
| 0    | 0     | 0      | 3                          | Activated                |  |
| 0    | 0     | 1      | 3                          | Inactivated              |  |
| 0    | 1     | 0      | 5                          | Activated                |  |
| 0    | 1     | 1      | 5                          | Inactivated              |  |
| 1    | 0     | 0      | 1.8                        | Activated                |  |
| 1    | 0     | 1      | 1.8                        | Inactivated              |  |
| 1    | 1     | 0      | 1.8                        | Reserved (Activated)     |  |
| 1    | 1     | 1      | 1.8                        | Not Applicable—Stop Mode |  |



Figure 9. Smart Card Power Select

### **Switching A/B Interfaces**

One of the device's key features is the ability to manage two card slots at the same time. The multiplexing control signal SEL\_AB is used to determine which interface is active for communication, though it is possible to leave both interfaces powered at the same time.

When switching between interfaces, the device preserves the state of control signals CLKDIV1, CLKDIV2, 1.8V, 5V/3V, CMDVCC, and RSTIN by latching the pin states. This allows the now inactive interface to stay powered while the other interface is activated for communication, and it also allows for fast switching between card interfaces

without the need for a card deactivation and activation sequence.

When switching interfaces, the host must reset the control pins in the same configuration that was last used for that interface. Approximately 78µs after the SEL\_AB transition, the device compares its internal state for the selected interface to the present state of the control pins. If the present state of the control pins does not match the previously latched state, the device does not perform the switchover correctly and enters an unknown state. This means that the host must always record the state of the control pins for the current interface before performing a switchover.



Figure 10. Switching A/B Interfaces

### **Smart Card Interface**

The following procedure summarizes the procedure when switching from card A to card B, and vice versa:

**Note:** The host must have previously recorded the state of the control pins for the card B interface.

- The host must record the state of the control pins for the card A interface.
- Ensure that the control pin configuration does not change state less than 220µs before changing the SEL AB pin.
- 3) Switch SEL AB to the desired valued.
- 4) Within 78µs, the host must restore the control pins the state previously recorded for the card B interface.
- 5) Wait at least 42µs before reconfiguring the control pins to change card B to a new state.

Note that the behavior of the  $\overline{OFF}$  and  $\overline{OFF2}$  pins is dependent on the SEL\_AB pin.  $\overline{OFF}$  always refers to the active interface, and  $\overline{OFF2}$  always reports events on the inactive interface. This allows the device to monitor for card insertion and removal on both interfaces simultaneously. See Figure 10 for details on the behavior of the SEL\_AB,  $\overline{OFF}$ , and  $\overline{OFF2}$  pins with regard to card presence.

### **Applications Information**

Performance can be affected by the layout of the application. For example, an additional cross-capacitance of 1pF between card reader contacts C2 (RST\_) and C3 (CLK\_) or C2 (RST\_) and C7 (I/O\_) can cause contact C2 to be polluted with high-frequency noise from C3 (or C7). In this case, include a 100pF capacitor between contacts C2 and CGND.

Application recommendations include the following:

- Ensure there is ample ground area around the device and the connector; place the device very near to the connector; decouple the V<sub>DD</sub> and V<sub>DDA</sub> lines separately. These lines are best positioned under the connector.
- The device and the host microcontroller must use the same V<sub>DD</sub> supply. Pins CLKDIV1, CLKDIV2, RSTIN, PRES\_, I/OIN, 5V/3V, 1\_8V, CMDVCC, and OFF are referenced to V<sub>DD</sub>; if pin XTAL1 is to be driven by an external clock, also reference this pin to V<sub>DD</sub>.
- Trace C3 (CLK) should be placed as far as possible from the other traces.
- The trace connecting CGND to C5 (GND) should be straight (the two capacitors on C1 (V<sub>CC</sub>) should be connected to this ground trace).
- Avoid ground loops between CGND and GND.
- Decouple V<sub>DDA</sub> and V<sub>DD</sub> separately. If two supplies are the same in the application, they should be connected in a star on the main trace

With all these layout precautions, noise should be kept to an acceptable level and jitter on C3 (CLK\_) should be less than 100ps. Reference layouts are available on request.

### **Technical Support**

For technical support, go to <a href="https://support.maximinte-qrated.com/micro">https://support.maximinte-qrated.com/micro</a>.

# **Typical Application Circuit**



# **Package Information**

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | OUTLINE NO. | LAND PATTERN NO. |
|--------------|--------------|-------------|------------------|
| 28 SO        | W28+1        | 21-0042     | 90-0109          |
| 28 TSSOP     | U28+1        | 21-0066     | 90-0171          |

# **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                 | PAGES<br>CHANGED |
|--------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 4/10          | Initial release                                                                                                                                                                             | _                |
| 1                  | 7/15          | Added 28 TSSOP package, clarified function of $V_{DDA}$ and $V_{DDA2}$ pins, added $V_{DDA2}$ pin by passing and clarified default state of PRES pins in <i>Typical Application Circuit</i> | 1, 7, 8, 19      |
| 2                  | 9/17          | Updated Switching Interfaces A/B section                                                                                                                                                    | 17, 18           |

For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.