

# ANALOG Two-Channel, Isolated Micropower Management Unit with Seven Digital Isolators **Unit with Seven Digital Isolators**

**ADP1032 Data Sheet** 

#### **FEATURES**

Wide input supply voltage range: 4.5 V to 60 V Integrated flyback power switch

Generates two isolated, well regulated independent outputs

Vout1: 24 V or 6 V to 28 V V<sub>OUT2</sub>: 3.3 V, 5.0 V, or 5.15 V

Uses a 1:1 ratio transformer for simplified transformer design Peak current limiting and OVP for flyback and buck regulators Precision enable input and power-good output Adjustable switching frequency via SYNC input Internal compensation and soft start control per regulator High speed, low propagation delay, SPI signal isolation

Three 100 kbps general-purpose isolated data channels 41-lead, 9 mm × 7 mm LFCSP form factor enables small overall solution size

-40°C to +125°C operating junction temperature range Safety and regulatory approvals (pending)

**CISPR11 Class B radiated emission** 

UL recognition: 2500 V rms for 1 minute duration per UL 1577 **CSA Component Acceptance Notice 5A** 

300 V rms basic insulation between slave, master, and field power domains (IEC 61010-1, pending)

**VDE** certificate of conformity

DIN V VDE 0884-10 (VDE 0884-10):2006-12

 $V_{IORM} = 565 V_{PEAK}$ 

#### **APPLICATIONS**

Industrial automation and process control Instrumentation and data acquisition systems **Data and power isolation** 

## **GENERAL DESCRIPTION**

The ADP1032 is a high performance, isolated micropower management unit (PMU) that combines an isolated flyback and a dc-to-dc regulator providing two isolated power rails. Additionally, the ADP1032 contains four high speed serial peripheral interface (SPI) isolation channels and three general-purpose isolators for channel to channel applications where low power dissipation and small solution size is required. Operating over an input voltage range of 4.5 V to 60 V, the ADP1032 generates isolated output voltages of 6 V to 28 V (adjustable version) or 24 V (fixed version) for V<sub>OUT1</sub>, and factory programmable voltages of 5.15 V, 5.0 V, or 3.3 V for V<sub>OUT2</sub>.

By default, the ADP1032 flyback regulator operates at a 250 kHz switching frequency, and the buck regulator operates at 125 kHz.

**Document Feedback** Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### TYPICAL APPLICATION CIRCUIT



Figure 1.

The two regulators are phase shifted relative to each other to reduce electromagnetic interference (EMI). The ADP1032 can be driven by an external oscillator in the range of 350 kHz to 750 kHz to ease noise filtering in sensitive applications.

The digital isolators integrated in the ADP1032 use Analog Devices, Inc., iCoupler<sup>®</sup> chip scale transformer technology, optimized for low power and low radiated emissions.

The ADP1032 is available in a 9 mm × 7 mm, 41-lead LFCSP and is rated for a -40°C to +125°C operating junction temperature range.

Table 1. Family Models

|         | Flyback Switch | Buck Switch | Inverter Switch |
|---------|----------------|-------------|-----------------|
| Model   | (mA)           | (mA)        | (mA)            |
| ADP1031 | 300            | 300         | 300             |
| ADP1032 | 440            | 300         | Not applicable  |

#### COMPANION PRODUCTS

**Analog Output DAC: AD5758** Universal Analog input: AD4110-1

Software Defined Input/Output: AD74412R Precision Data Acquisition Subsystem: AD7768-1

Additional companion products on the ADP1032 product page

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2020 Analog Devices, Inc. All rights reserved. **Technical Support** www.analog.com

# **TABLE OF CONTENTS**

| Features                                                        | 1  |
|-----------------------------------------------------------------|----|
| Applications                                                    | 1  |
| General Description                                             | 1  |
| Typical Application Circuit                                     | 1  |
| Companion Products                                              | 1  |
| Revision History                                                | 2  |
| Specifications                                                  | 3  |
| Regulatory Information                                          | 7  |
| Electromagnectic Compatibility                                  | 7  |
| Insulation and Safety Related Specifications                    | 7  |
| DIN V VDE 0884-10 (VDE V 0884-10) Insulation<br>Characteristics | 8  |
| Absolute Maximum Ratings                                        | 9  |
| Thermal Resistance                                              | 9  |
| ESD Caution                                                     | 9  |
| Pin Configuration and Function Descriptions                     | 10 |
| Typical Performance Characteristics                             | 12 |
| Theory of Operation                                             | 23 |

| riyback Regulatol                      | 24 |
|----------------------------------------|----|
| Buck Regulator                         | 25 |
| Power Good                             | 25 |
| Power-Up Sequence                      | 26 |
| Oscillator and Synchronization         | 26 |
| Thermal Shutdown                       | 26 |
| Data Isolation                         | 26 |
| Applications Information               | 29 |
| Component Selection                    | 29 |
| Flyback Regulator Components Selection | 29 |
| Buck Regulator Components Selection    | 32 |
| Insulation Lifetime                    | 33 |
| Thermal Analysis                       | 34 |
| Typical Application Circuit            | 35 |
| PCB Layout Considerations              | 36 |
| Outline Dimensions                     | 37 |
| Ordering Guide                         | 37 |

## **REVISION HISTORY**

1/2020—Revision 0: Initial Version

## **SPECIFICATIONS**

VINP voltage  $(V_{INP}) = 24$  V, MVDD voltage  $(V_{MVDD}) = 3.3$  V, SVDDx voltage  $(V_{SVDDx}) = 3.3$  V, VOUT1 voltage  $(V_{OUT1}) = 24$  V, VOUT2 voltage  $(V_{OUT2}) = 3.3$  V, and ambient temperature  $(T_A) = 25^{\circ}$ C for typical specifications. Minimum and maximum specifications apply over the entire operating range of 4.5 V  $\leq$  V<sub>INP</sub>  $\leq$  60 V, 2.3 V  $\leq$  V<sub>MVDD</sub>  $\leq$  5.5 V, 1.8 V  $\leq$  V<sub>SVDDx</sub>  $\leq$  5.5 V, and  $-40^{\circ}$ C  $\leq$   $T_J \leq +125^{\circ}$ C, unless otherwise noted. **Table 2.** 

| Parameter                   | Symbol                            | Min  | Тур   | Max  | Unit | Test Conditions/Comments                                                                                      |
|-----------------------------|-----------------------------------|------|-------|------|------|---------------------------------------------------------------------------------------------------------------|
| INPUT SUPPLY VOLTAGE RANGE  |                                   |      |       | _    |      |                                                                                                               |
| VINP                        | $V_{INP}$                         | 4.5  |       | 60   | V    |                                                                                                               |
| MVDD                        | $V_{MVDD}$                        | 2.3  |       | 5.5  | V    |                                                                                                               |
| SVDDx                       | $V_{SVDDx}$                       | 1.8  |       | 5.5  | V    | Applies to SVDD1 and SVDD2                                                                                    |
| OUTPUT POWER AND EFFICIENCY |                                   |      |       |      |      | Transformer = Coilcraft ZA9644-Al                                                                             |
| Total Output Power          |                                   |      | 2.5   |      | W    | VOUT1 current (Iout1) = 100 mA                                                                                |
|                             |                                   |      |       |      |      | VOUT2 current (IOUT2) = 30 mA                                                                                 |
|                             |                                   |      | 623   |      | mW   | $I_{OUT1} = 25 \text{ mA}, I_{OUT2} = 7 \text{ mA}$                                                           |
| Efficiency                  |                                   |      | 86.5  |      | %    | $I_{OUT1} = 100 \text{ mA}, I_{OUT2} = 30 \text{ mA}$                                                         |
|                             |                                   |      | 84.5  |      | %    | $I_{OUT1} = 25 \text{ mA}, I_{OUT2} = 7 \text{ mA}$                                                           |
| Power Dissipation           |                                   |      | 390   |      | mW   | $I_{OUT1} = 100 \text{ mA}, I_{OUT2} = 30 \text{ mA}$                                                         |
| ·                           |                                   |      | 114   |      | mW   | $I_{OUT1} = 25 \text{ mA}, I_{OUT2} = 7 \text{ mA}$                                                           |
| QUIESCENT CURRENT           |                                   |      |       |      |      |                                                                                                               |
| VINP                        |                                   |      |       |      |      |                                                                                                               |
| Operating Current           | I <sub>Q_VINP</sub>               |      | 1.9   |      | mA   | Normal operation, VOUT1,                                                                                      |
|                             |                                   |      |       |      |      | VOUT2 = no load                                                                                               |
| Shutdown Current            | I <sub>SHDN_VINP</sub>            |      | 125   | 175  | μΑ   | EN voltage $(V_{EN}) = 0 V$                                                                                   |
| MVDD                        |                                   |      |       |      |      |                                                                                                               |
| SPI Active Mode             | I <sub>Q_MVDD</sub> (SPI_ACTIVE)  |      | 4.1   | 6.5  | mA   | $V_{lx}^{1} = logic low, \overline{MSS} = logic low$                                                          |
|                             |                                   |      | 9.2   | 14   | mA   | $V_{lx}^1 = logic high, \overline{MSS} = logic low$                                                           |
| SPI Low Power Mode          | O MVDD (SPI LOWPWR)               |      | 1.6   | 2.5  | mA   | $V_{lx}^1 = logic low, \overline{MSS} = logic high$                                                           |
|                             | - Q                               |      | 1.6   | 2.5  | mA   | $V_{lx}^{1} = logic high, \overline{MSS} = logic high$                                                        |
| SVDD1                       |                                   |      | 1.0   | 2.3  | 1    |                                                                                                               |
| SPI Active Mode             | IQ SVDD1 (SPI ACTIVE)             |      | 1.8   | 2.7  | mA   | $V_{lx}^1 = logic low, \overline{SSS} = logic low$                                                            |
| SITACTIVE MODE              | IQ_SVDDT (SPI_ACTIVE)             |      | 5.7   | 8.6  | mA   | $V_{1x}^{1} = logic low, \overline{SSS} = logic low$<br>$V_{1x}^{1} = logic high, \overline{SSS} = logic low$ |
| SPI Low Power Mode          | 1                                 |      |       | 2.7  |      | $V_{lx}^{1} = logic low, \overline{SSS} = logic low$                                                          |
| SPI Low Power Mode          | I <sub>Q_SVDD1</sub> (SPI_LOWPWR) |      | 1.8   |      | mA   |                                                                                                               |
|                             |                                   |      | 1.8   | 2.7  | mA   | $V_{lx}^1 = logic high, \overline{SSS} = logic high$                                                          |
| SVDD2                       | I <sub>Q_SVDD2</sub>              |      | 15.5  | 22   | μΑ   | $V_{lx}^{1} = logic low$                                                                                      |
|                             |                                   |      | 2     | 2.5  | mA   | $V_{lx}^{1} = logic high$                                                                                     |
| Undervoltage Lockout (UVLO) |                                   |      |       |      |      |                                                                                                               |
| VINP                        |                                   |      |       |      |      | Relative to PGNDP                                                                                             |
| Rising Threshold            | VUVLO_VINP (RISE)                 |      | 4.44  | 4.49 | V    |                                                                                                               |
| Falling Threshold           | V <sub>UVLO_VINP</sub> (FALL)     | 4.29 | 4.34  |      | V    |                                                                                                               |
| Hysteresis                  |                                   |      | 100   |      | mV   |                                                                                                               |
| MVDD                        |                                   |      |       |      |      | Relative to MGND                                                                                              |
| Rising Threshold            | V <sub>UVLO_MVDD</sub> (RISE)     |      | 2.14  | 2.28 | V    |                                                                                                               |
| Falling Threshold           | $V_{\text{UVLO\_MVDD (FALL)}}$    | 1.9  | 2     |      | V    |                                                                                                               |
| Hysteresis                  |                                   |      | 140   |      | mV   |                                                                                                               |
| THERMAL SHUTDOWN            |                                   |      |       |      |      |                                                                                                               |
| Threshold                   | T <sub>SHDN</sub>                 |      | 150   |      | °C   |                                                                                                               |
| Hysteresis                  | T <sub>HYS</sub>                  |      | 15    |      | °C   |                                                                                                               |
| PRECISION ENABLE            |                                   |      |       |      |      |                                                                                                               |
| Rising Input Threshold      | $V_{EN\_RISING}$                  | 1.10 | 1.135 | 1.20 | V    |                                                                                                               |
| Input Hysteresis            | V <sub>EN_HYST</sub>              |      | 100   |      | mV   |                                                                                                               |
| Leakage Current             |                                   |      | 0.03  | 0.5  | μΑ   | $V_{EN} = V_{INP}$                                                                                            |

| Parameter                                            | Symbol                                                                 | Min                     | Тур          | Max   | Unit     | Test Conditions/Comments                                                                         |
|------------------------------------------------------|------------------------------------------------------------------------|-------------------------|--------------|-------|----------|--------------------------------------------------------------------------------------------------|
| POWER GOOD                                           |                                                                        |                         |              |       |          |                                                                                                  |
| Power-Good Threshold                                 |                                                                        |                         |              |       |          |                                                                                                  |
| Flyback Regulator                                    |                                                                        |                         |              |       |          |                                                                                                  |
| Lower Limit                                          | V <sub>PG_FLYBACK_LL</sub>                                             | 87.5                    | 90           | 92.5  | %        | Fixed and adjustable output versions                                                             |
| Upper Limit                                          | V <sub>PG</sub> FYLBACK UL                                             | 107.5                   | 110          | 112.5 | %        | Fixed and adjustable output versions                                                             |
| Buck Regulator                                       |                                                                        |                         |              |       |          | , '                                                                                              |
| Lower Limit                                          | V <sub>PG</sub> BUCK LL                                                | 87.5                    | 90           | 92.5  | %        |                                                                                                  |
| Upper Limit                                          | V <sub>PG</sub> BUCK UL                                                | 107.5                   | 110          | 112.5 | %        |                                                                                                  |
| Glitch Rejection                                     | T T G_BBCK_BC                                                          | 1                       | 1.36         |       | μs       | Glitch of $\pm 15\%$ of the typical output                                                       |
| Output Voltage                                       |                                                                        |                         |              |       | P. 5     | anten or = 10 % or and syptem output                                                             |
| Logic High                                           | V <sub>PWRGD</sub> OH                                                  | V <sub>MVDD</sub> - 0.4 |              |       | V        | PWRGD current (I <sub>PWRGD</sub> ) = -1 mA                                                      |
| Logic Low                                            | V <sub>PWRGD</sub> OL                                                  | TIMIVED CT.             |              | 0.4   | V        | I <sub>PWRGD</sub> = 1 mA                                                                        |
| SLEW                                                 | V PWRGD_OL                                                             |                         |              | 0.1   | <u> </u> | IPWNGD — I IIIV                                                                                  |
| Voltage Level Threshold                              |                                                                        |                         |              |       |          |                                                                                                  |
| Slow Slew Rate                                       |                                                                        |                         |              | 0.8   | V        |                                                                                                  |
| Normal Slew Rate                                     |                                                                        | 1                       |              | 0.8   | V        |                                                                                                  |
|                                                      |                                                                        | 2                       |              |       | \ \ \    |                                                                                                  |
| Input Current<br>Slow Slew Rate                      |                                                                        | 10                      |              |       |          | Slowyoltage (V ) 0V/+= 0.0V                                                                      |
|                                                      |                                                                        | -10                     |              | 10    | μA       | Slew voltage ( $V_{SLEW}$ ) = 0 V to 0.8 V                                                       |
| Normal Slew Rate                                     |                                                                        |                         |              | 10    | μA       | $V_{SLEW} = 2 V \text{ to } V_{INP}$                                                             |
| Fast Slew Rate                                       |                                                                        | <u>-1</u>               |              | +1    | μΑ       | SLEW pin not connected                                                                           |
| CLOCK SYNCHRONIZATION                                |                                                                        |                         |              |       |          |                                                                                                  |
| SYNC Input                                           |                                                                        |                         |              |       |          |                                                                                                  |
| Input Clock                                          |                                                                        |                         |              |       |          |                                                                                                  |
| Range                                                | f <sub>SYNC</sub>                                                      | 350                     |              | 750   | kHz      |                                                                                                  |
| Minimum On Pulse Width                               | t <sub>SYNC_MIN_ON</sub>                                               | 100                     |              |       | ns       |                                                                                                  |
| Minimum Off Pulse Width                              | t <sub>SYNC_MIN_OFF</sub>                                              | 150                     |              |       | ns       |                                                                                                  |
| High Logic                                           | V <sub>H</sub> (SYNC)                                                  | 1.3                     |              |       | V        |                                                                                                  |
| Low Logic                                            | V <sub>L (SYNC)</sub>                                                  |                         |              | 0.4   | V        |                                                                                                  |
| Leakage Current                                      |                                                                        | -1                      | +0.005       | +1    | μΑ       | SYNC voltage $(V_{SYNC}) = V_{SVDDx}$                                                            |
| FLYBACK REGULATOR                                    |                                                                        |                         |              |       |          |                                                                                                  |
| Output Voltage Range                                 | V <sub>OUT1</sub> (ADJ)                                                | 6                       |              | 28    | V        | ADP1032ACPZ-1, ADP1032ACPZ-2, and ADP1032ACPZ-3                                                  |
|                                                      | V <sub>OUT1</sub> (FIXED)                                              |                         | 24           |       | V        | ADP1032ACPZ-4 and<br>ADP1032ACPZ-5                                                               |
| Output Voltage Accuracy                              |                                                                        | -1.5                    |              | 1.5   | %        | Fixed output options                                                                             |
| Feedback Voltage                                     | $V_{FB1}$                                                              |                         | 0.8          |       | V        |                                                                                                  |
| Feedback Voltage Accuracy                            |                                                                        | -1.5                    |              | +1.5  | %        | Adjustable output options                                                                        |
| Feedback Bias Current                                | I <sub>FB1</sub>                                                       |                         |              | 0.05  | μΑ       |                                                                                                  |
| Load Regulation                                      | $(\Delta V_{FB1}/V_{FB1})/$                                            |                         | -0.0005      |       | %/mA     | $I_{OUT1} = 4 \text{ mA to } 100 \text{ mA}, I_{OUT2} = 30 \text{ mA}$                           |
| -                                                    | ΔI <sub>OUT1</sub>                                                     |                         |              |       |          |                                                                                                  |
| Line Regulation                                      | $(\Delta V_{\text{OUT1}}/V_{\text{OUT1}})/$<br>$\Delta V_{\text{INP}}$ |                         | 0.0002       |       | %/V      | $V_{INP} = 18 \text{ V to } 32 \text{ V, } I_{OUT1} = 80 \text{ mA,}$ $I_{OUT2} = 10 \text{ mA}$ |
| Power Field Effect Transistor<br>(FET) On Resistance | R <sub>ON (FLYBACK)</sub>                                              |                         | 3            |       | Ω        | SWP current (I <sub>SWP</sub> ) = 100 mA                                                         |
| Current-Limit Threshold                              | I <sub>LIM (FLYBACK)</sub>                                             | 400                     | 440          | 480   | mA       |                                                                                                  |
| SWP Leakage Current                                  |                                                                        |                         | 0.03         | 0.5   | μΑ       | SWP voltage $(V_{SWP}) = 60 \text{ V}$                                                           |
| SWP Capacitance                                      | C <sub>SWP</sub>                                                       |                         | 50           |       | pF       |                                                                                                  |
| Switching Frequency                                  | f <sub>SW (FLYBACK)</sub>                                              | 235                     | 250          | 265   | kHz      | SYNC = low or high                                                                               |
| ,                                                    | ,                                                                      |                         | $f_{SYNC}/2$ |       | kHz      | SYNC = external clock                                                                            |
|                                                      |                                                                        |                         | 425          |       | ns       |                                                                                                  |
| Minimum On Time                                      | 1                                                                      |                         | 220          |       | ns       |                                                                                                  |
|                                                      |                                                                        |                         |              |       |          |                                                                                                  |
| Minimum Off Time                                     | †SS (ELVBACK)                                                          |                         |              |       |          |                                                                                                  |
|                                                      | tss (flyback) SOVPflyback                                              | 29.4                    | 8            | 30.6  | ms<br>V  | Flyback regulator stops switching until the overvoltage is removed                               |

| Parameter                                      | Symbol                                                          | Min                     | Тур          | Max                     | Unit | Test Conditions/Comments                                            |
|------------------------------------------------|-----------------------------------------------------------------|-------------------------|--------------|-------------------------|------|---------------------------------------------------------------------|
| BUCK REGULATOR                                 |                                                                 |                         |              |                         |      |                                                                     |
| Output Voltage                                 | V <sub>OUT2</sub>                                               |                         | 5.15         |                         | V    | ADP1032ACPZ-1                                                       |
|                                                |                                                                 |                         | 5.0          |                         | V    | ADP1032ACPZ-2 and<br>ADP1032ACPZ-4                                  |
|                                                |                                                                 |                         | 3.3          |                         | V    | ADP1032ACPZ-3 and<br>ADP1032ACPZ-5                                  |
| Output Voltage Accuracy                        |                                                                 | -1.5                    |              | +1.5                    | %    | $I_{OUT2} = 10$ mA, applies to all models                           |
| Load Regulation                                | (ΔV <sub>OUT2</sub> /V <sub>OUT2</sub> )/<br>ΔI <sub>OUT2</sub> |                         | -0.0005      |                         | %/mA | $I_{OUT2} = 2 \text{ mA to } 50 \text{ mA}$                         |
| Line Regulation                                | (ΔV <sub>OUT2</sub> /V <sub>OUT2</sub> )/<br>ΔV <sub>OUT1</sub> |                         | 0.0004       |                         | %/V  | $V_{OUT1} = 6 \text{ V to } 28 \text{ V, } I_{OUT2} = 7 \text{ mA}$ |
| Power FET On Resistance                        | R <sub>ON_NFET</sub> (BUCK)                                     |                         | 1            |                         | Ω    | SW2 current $(I_{SW2}) = 100 \text{ mA}$                            |
|                                                | R <sub>ON_PFET (BUCK)</sub>                                     |                         | 2.5          |                         | Ω    | I <sub>sw2</sub> = 100 mA                                           |
| Current-Limit Threshold<br>SW2 Leakage Current | I <sub>LIM (BUCK)</sub>                                         | 280                     | 300          | 320                     | mA   |                                                                     |
| P Type Metal-Oxide<br>Semiconductor (PMOS)     |                                                                 |                         | 0.03         | 0.5                     | μΑ   | V <sub>SW2</sub> = 0 V                                              |
| N Type Metal-Oxide<br>Semiconductor (NMOS)     |                                                                 |                         | 0.03         | 0.5                     | μΑ   | $V_{SW2} = 28 \text{ V}$                                            |
| Switching Frequency                            | f <sub>SW (BUCK)</sub>                                          | 117.5                   | 125          | 132.5                   | kHz  | SYNC = low or high                                                  |
|                                                |                                                                 |                         | $f_{SYNC}/4$ |                         | kHz  | SYNC = external clock                                               |
| Minimum On Time                                |                                                                 |                         | 200          |                         | ns   |                                                                     |
| Soft Start Timer                               | t <sub>SS (BUCK)</sub>                                          |                         | 8            |                         | ms   |                                                                     |
| Active Pull-Down Resistor                      | R <sub>PD (BUCK)</sub>                                          |                         | 1.7          |                         | kΩ   | 1.23 V < V <sub>OUT1</sub> < 4.5 V                                  |
| ISOLATORS, DC SPECIFICATIONS                   |                                                                 |                         |              |                         |      |                                                                     |
| MCK, MSS, MO, SO, MGPI1, MGPI2, SGPI3          |                                                                 |                         |              |                         |      |                                                                     |
| Input Threshold                                |                                                                 |                         |              |                         |      |                                                                     |
| Logic High                                     | V <sub>IH</sub>                                                 | $0.7 \times V_{xVDD}^2$ |              |                         | ٧    |                                                                     |
| Logic Low                                      | V <sub>IL</sub>                                                 |                         |              | $0.3 \times V_{xVDD}^2$ | ٧    |                                                                     |
| Input Current                                  | I <sub>I</sub>                                                  | -1                      |              | +1                      | μΑ   | $0 \text{ V} \leq V_{\text{INPUT}} \leq V_{\text{xVDD}}^2$          |
| SCK, <del>SSS</del> , SI, MI                   |                                                                 |                         |              |                         |      |                                                                     |
| Output Voltage                                 |                                                                 |                         |              |                         |      |                                                                     |
| Logic High                                     | V <sub>OH</sub>                                                 | $V_{xVDD}^2 - 0.1$      |              |                         | V    | $I_{Ox}^3 = -20 \mu A, V_{Ix} = V_{IXH}^4$                          |
|                                                |                                                                 | $V_{xVDD}^2 - 0.4$      |              |                         | V    | $I_{Ox}^3 = -2 \text{ mA}, V_{Ix} = V_{IXH}^4$                      |
| Logic Low                                      | V <sub>OL</sub>                                                 |                         |              | 0.1                     | ٧    | $I_{Ox}^3 = 20 \mu A, V_{Ix} = V_{IXL}^5$                           |
|                                                |                                                                 |                         | 0.15         | 0.4                     | V    | $I_{Ox}^3 = 2 \text{ mA}, V_{Ix} = V_{IXL}^5$                       |
| SGPO1, SGPO2, MGPO3                            |                                                                 |                         |              |                         |      |                                                                     |
| Output Voltage                                 |                                                                 |                         |              |                         |      |                                                                     |
| Logic High                                     | V <sub>OH</sub>                                                 | $V_{xVDD}^2 - 0.1$      |              |                         | V    | $I_{Ox}^3 = -20 \mu A, V_{Ix} = V_{IXH}^4$                          |
|                                                |                                                                 | $V_{xVDD}^2 - 0.4$      |              |                         | V    | $I_{Ox}^3 = -500 \ \mu A, V_{Ix} = V_{IXH}^4$                       |
| Logic Low                                      | V <sub>OL</sub>                                                 |                         |              | 0.1                     | V    | $I_{Ox}^3 = 20 \mu A, V_{Ix} = V_{IXL}^5$                           |
|                                                |                                                                 |                         | 0.15         | 0.4                     | V    | $I_{Ox}^3 = 500 \ \mu A, V_{Ix} = V_{IXL}^5$                        |
| SCK, SI, MI                                    |                                                                 |                         |              |                         | 1    |                                                                     |
| Tristate Leakage                               |                                                                 | -1                      | +0.01        | +1                      | μΑ   | MSS = logic high                                                    |
|                                                |                                                                 | -1                      | +0.01        | +1                      | μΑ   | $V_{\text{OX}}^{6} = V_{\text{xVDD}}^{2}$                           |
| ISOLATORS, SWITCHING<br>SPECIFICATION          |                                                                 |                         |              |                         |      |                                                                     |
| MCK, MSS, MO, SO                               |                                                                 |                         |              |                         |      |                                                                     |
| SPI Clock Rate                                 | SPI <sub>MCK</sub>                                              |                         |              | 16.6                    | MHz  |                                                                     |
| Latency (MSS)                                  |                                                                 |                         | 100          | 125                     | ns   | Delay from MSS going low to the first data out is valid             |
| Input Pulse Width                              | t <sub>PW</sub>                                                 | 17                      |              |                         | ns   | Within PWD limit                                                    |
| Input Pulse Width Distortion                   | t <sub>PWD</sub>                                                |                         | 0.25         | 6.5                     | ns   | t <sub>PLH</sub> - t <sub>PHL</sub>                                 |

| Parameter                                      | Symbol                              | Min | Тур | Max  | Unit   | Test Conditions/Comments                              |
|------------------------------------------------|-------------------------------------|-----|-----|------|--------|-------------------------------------------------------|
| Channel Matching                               |                                     |     |     |      |        |                                                       |
| Codirectional                                  | <b>t</b> <sub>PSKCD</sub>           |     | 0.5 | 5.5  | ns     |                                                       |
| Opposing Direction                             | <b>t</b> <sub>PSKOD</sub>           |     | 0.5 | 4    | ns     |                                                       |
| Propagation Delay                              | t <sub>PHL</sub> , t <sub>PLH</sub> |     |     |      |        | 50% input to 50% output                               |
|                                                |                                     |     | 7   | 11   | ns     | $V_{MVDD} = 5 V$ , $V_{SVDD1} = 5 V$                  |
|                                                |                                     |     | 7   | 12   | ns     | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 5 \text{ V}$   |
|                                                |                                     |     | 7   | 15   | ns     | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 3.3 \text{ V}$ |
|                                                |                                     |     | 8.5 | 12   | ns     | $V_{MVDD} = 2.3 \text{ V}, V_{SVDD1} = 1.8 \text{ V}$ |
| Jitter                                         |                                     |     | 620 |      | ps p-p | $V_{MVDD} = 5 V$ , $V_{SVDD1} = 5 V$                  |
|                                                |                                     |     | 100 |      | ps rms | $V_{MVDD} = 5 V$ , $V_{SVDD1} = 5 V$                  |
|                                                |                                     |     | 440 |      | ps p-p | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 5 \text{ V}$   |
|                                                |                                     |     | 80  |      | ps rms | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 5 \text{ V}$   |
|                                                |                                     |     | 290 |      | ps p-p | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 3.3 \text{ V}$ |
|                                                |                                     |     | 60  |      | ps rms | $V_{MVDD} = 3.3 \text{ V}, V_{SVDD1} = 3.3 \text{ V}$ |
|                                                |                                     |     | 410 |      | ps p-p | $V_{MVDD} = 2.3 \text{ V}, V_{SVDD1} = 1.8 \text{ V}$ |
|                                                |                                     |     | 110 |      | ps rms | $V_{MVDD} = 2.3 \text{ V}, V_{SVDD1} = 1.8 \text{ V}$ |
| MGPI1, MGPI2, SGPI3                            |                                     |     |     |      |        |                                                       |
| Data Rate                                      |                                     |     |     | 100  | kbps   |                                                       |
| Input Pulse Width                              | t <sub>PW</sub>                     | 10  |     |      | μs     | Within PWD limit                                      |
| Propagation Delay                              | t <sub>PHL</sub> , t <sub>PLH</sub> |     |     | 14   | μs     | 50% input to 50% output                               |
| Jitter                                         |                                     |     |     | 19.5 | μs     |                                                       |
| ISOLATORS AC SPECIFICATIONS                    |                                     |     |     |      |        |                                                       |
| General-Purpose Input/Output (GPIO)            |                                     |     |     |      |        |                                                       |
| Output Rise Time/Fall Time                     | t <sub>R</sub> /t <sub>F</sub>      |     | 2.5 |      | ns     | 10% to 90%                                            |
| SPI                                            |                                     |     |     |      |        |                                                       |
| Output Rise Time/Fall Time                     | t <sub>R</sub> /t <sub>F</sub>      |     | 2   |      | ns     | 10% to 90%                                            |
| Common-Mode Transient<br>Immunity <sup>7</sup> | CM                                  |     | 100 |      | kV/μs  |                                                       |

<sup>&</sup>lt;sup>1</sup> V<sub>Ix</sub> is the Channel x logic input, where Channel x can be MCK, MO, SO, MGPI1, MGPI2, or SGPI3.

<sup>2</sup> V<sub>XVDD</sub> = V<sub>MVDD</sub> or V<sub>SVDDx</sub>. In these places, either V<sub>MVDD</sub> or V<sub>SVDDx</sub> can be used.

<sup>3</sup> I<sub>Ox</sub> is the output current of the pin.

<sup>4</sup> V<sub>IXH</sub> is the input side, logic high.

<sup>5</sup> V<sub>IXL</sub> is the input side, logic low.

<sup>6</sup> V<sub>OX</sub> is the voltage where the output is pulled.

<sup>7</sup> [CM] is the maximum common-mode voltage slew rate that can be sustained while maintaining VOUT > 0.8 MVDD and/or SVDDx. The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges.

#### **REGULATORY INFORMATION**

See Table 9 and the Insulation Lifetime section for the recommended maximum working voltages for specific cross isolation waveforms and insulation levels.

**Table 3. Safety Certifications** 

| UL (Pending)                                              | CSA (Pending)                                                                                                                   | VDE (Pending)                                                      |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Recognized Under UL 1577<br>Component Recognition Program | Approved under CSA Component Acceptance Notice 5A                                                                               | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 |
| 2500 V rms Single Protection                              | CSA 60950-1-07+A1+A2 and IEC 60950-1, second edition,<br>+A1+A2: basic insulation at 300 V rms (424 V <sub>PEAK</sub> )         | Basic insulation, 565 V <sub>PEAK</sub>                            |
|                                                           | CSA 61010-1-12 and IEC 61010-1 third edition: basic insulation at 300 V rms mains, 300 V rms (424 V <sub>PEAK</sub> ) secondary |                                                                    |

## **ELECTROMAGNECTIC COMPATIBILITY**

## Table 4.

| Regulatory Body | Standard        | Comment |
|-----------------|-----------------|---------|
| SGS-CCSR        | CISPR11 Class B | Pending |

## **INSULATION AND SAFETY RELATED SPECIFICATIONS**

## Table 5.

| Parameter                                        | Symbol | Test Conditions/Comments                                                                           | Value | Unit   |
|--------------------------------------------------|--------|----------------------------------------------------------------------------------------------------|-------|--------|
| Rated Dielectric Insulation Voltage              |        | 1 minute duration                                                                                  | 2500  | V rms  |
| Minimum External Air Gap (Clearance)             |        |                                                                                                    |       |        |
| Field Power Domain to Master Domain              |        | Measured from field power pins and pads to master pins and pads, shortest distance through air     | 2.15  | mm min |
| Field Power Domain to Slave Domain               |        | Measured from field power pins and pads to slave pins and pads, shortest distance through air      | 2.15  | mm min |
| Master Domain to Slave Domain                    |        | Measured from master pins and pads to slave pins and pads, shortest distance through air           | 2.15  | mm min |
| Minimum External Tracking (Creepage)             |        |                                                                                                    |       |        |
| Field Power Domain to Master Domain              |        | Measured from field power pins and pads to master pins and pads, shortest distance path along body | 2.15  | mm min |
| Field Power Domain to Slave Domain               |        | Measured from field power pins and pads to slave pins and pads, shortest distance path along body  | 2.15  | mm min |
| Master Domain to Slave Domain                    |        | Measured from master pins and pads to slave pins and pads, shortest distance path along body       | 2.15  | mm min |
| Minimum Internal Gap (Internal Clearance)        |        | Insulation distance through insulation                                                             | 18    | μm min |
| Tracking Resistance (Comparative Tracking Index) | CTI    | DIN IEC 112/VDE 0303, Part 1                                                                       | >400  | V      |
| Material Group                                   |        | Material group (DIN VDE 0110, 1/89, Table 1)                                                       | II    |        |

## DIN V VDE 0884-10 (VDE V 0884-10) INSULATION CHARACTERISTICS

## Table 6.

| Description                                              | Test Conditions/Comments                                                                                      | Symbol              | Characteristic | Unit              |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|----------------|-------------------|
| Installation Classification per DIN VDE 0110             |                                                                                                               |                     |                |                   |
| For Rated Mains Voltage ≤ 150 V rms                      |                                                                                                               |                     | l to III       |                   |
| For Rated Mains Voltage ≤ 300 V rms                      |                                                                                                               |                     | l to II        |                   |
| For Rated Mains Voltage ≤ 400 V rms                      |                                                                                                               |                     | l to l         |                   |
| Climatic Classification                                  |                                                                                                               |                     | 40/105/21      |                   |
| Pollution Degree per DIN VDE 0110, Table 1               |                                                                                                               |                     | 2              |                   |
| Maximum Working Insulation Voltage                       |                                                                                                               | V <sub>IORM</sub>   | 565            | $V_{PEAK}$        |
| Input to Output Test Voltage, Method B1                  | $V_{IORM} \times 1.875 = V_{PD(M)}$ , 100% production test, $t_{INI} = t_M = 1$ sec, partial discharge < 5 pC | V <sub>PD (M)</sub> | 1060           | $V_{PEAK}$        |
| Input to Output Test Voltage, Method A                   |                                                                                                               |                     |                |                   |
| After Environmental Tests Subgroup 1                     | $V_{IORM} \times 1.5 = V_{PD (M)}$ , $t_{INI} = 60$ sec, $t_M = 10$ sec, partial discharge < 5 pC             | V <sub>PD (M)</sub> | 847            | $V_{PEAK}$        |
| After Input and/or Safety Test Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{PD (M)}$ , $t_{INI} = 60$ sec, $t_M = 10$ sec, partial discharge < 5 pC             |                     | 678            | V <sub>PEAK</sub> |
| Highest Allowable Overvoltage                            |                                                                                                               | V <sub>IOTM</sub>   | 3537           | $V_{PEAK}$        |
| Surge Isolation Voltage                                  | V <sub>PEAK</sub> = 12.8 kV, 1.2 μs rise time, 50 μs, 50% fall time                                           | V <sub>IOSM</sub>   | 4000           | $V_{PEAK}$        |
| Safety Limiting Values                                   | Maximum value allowed in the event of a failure (see Figure 2)                                                |                     |                |                   |
| Maximum Junction Temperature                             |                                                                                                               | Ts                  | 150            | °C                |
| Total Power Dissipation at 25°C                          |                                                                                                               | Ps                  | 2.48           | W                 |
| Insulation Resistance at Ts                              | $V_{10} = 500 \text{ V}$                                                                                      | Rs                  | >109           | Ω                 |



## ABSOLUTE MAXIMUM RATINGS

Table 7.

| 1 autc /.                                            |                                                     |
|------------------------------------------------------|-----------------------------------------------------|
| Parameter                                            | Rating                                              |
| VINP to PGNDP                                        | 61 V                                                |
| SWP to VINP                                          | V <sub>INP</sub> + 70 V or 110 V,                   |
|                                                      | whichever is lower                                  |
| SLEW to GNDP                                         | $-0.3 \text{ V to V}_{INP} + 0.3 \text{ V}$         |
| EN to GNDP                                           | −0.3 V to +61 V                                     |
| VOUT1 to SGND2                                       | 35 V                                                |
| FB1 to SGND2                                         | $-0.3 \text{ V to V}_{\text{OUT1}} + 0.3 \text{ V}$ |
| SW2 to SGND2                                         | −0.3 V to V <sub>OUT1</sub> + 0.3 V                 |
| VOUT2 to SGND2                                       | 6 V                                                 |
| SVDD1 to SGND1                                       | 6.0 V                                               |
| SVDD2 to SGND2                                       | 6.0 V                                               |
| SSS, SCK, SI, SO to SGND1                            | -0.3 V to SVDD1 + 0.3 V                             |
| SGPO1, SGPO2, SGPI3 to SGND2                         | −0.3 V to SVDD2 + 0.3 V                             |
| SYNC to SGND2                                        | −0.3 V to +6 V                                      |
| MVDD to MGND                                         | 6.0 V                                               |
| MSS, MCK, MO, MI to MGND                             | −0.3 V to MVDD + 0.3 V                              |
| MGPI1, MGPI2, MGPO3 to MGND                          | −0.3 V to MVDD + 0.3 V                              |
| PWRGD to MGND                                        | -0.3 V to MVDD + 0.3 V                              |
| Common-Mode Transients                               | ±100 kV/μs                                          |
| Operating Junction Temperature<br>Range <sup>1</sup> | -40°C to +125°C                                     |
| Storage Temperature Range                            | −65°C to +150°C                                     |
| Soldering Conditions                                 | JEDEC J-STD-020                                     |

<sup>&</sup>lt;sup>1</sup> Power dissipated on chip must be derated to keep the junction temperature below 125°C.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Close attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection, junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is measured at the top of the package and is independent of the PCB. The  $\Psi_{JT}$  value is appropriate for calculating junction to case temperature in the application.

**Table 8. Thermal Resistance** 

| Package Type <sup>1, 2, 3, 4</sup> | θја  | <b>Ө</b> лс | $\Psi_{JT}$ | Unit |
|------------------------------------|------|-------------|-------------|------|
| CP-41-1                            | 50.4 | 33.1        | 25          | °C/W |

 $<sup>^{1}</sup>$  9 mm  $\times$  7 mm LFCSP with omitted pins for isolation purposes.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

Table 9. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter        | Value                 | Constraint                                                                                    |
|------------------|-----------------------|-----------------------------------------------------------------------------------------------|
| 60 Hz AC Voltage | 300 V rms             | 20-year lifetime at 0.1% failure rate, zero average voltage                                   |
| DC Voltage       | 424 V <sub>PEAK</sub> | Limited by the creepage of the package, Pollution Degree 2, Material Group II <sup>2, 3</sup> |

<sup>&</sup>lt;sup>1</sup> See the Insulation Lifetime section for more details.

<sup>&</sup>lt;sup>2</sup> Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with 19 thermal vias. See JEDEC JESD-51.

<sup>&</sup>lt;sup>3</sup> Case temperature was measured at the center of the package.

<sup>&</sup>lt;sup>4</sup> Board temperature was measured near Pin 1.

<sup>&</sup>lt;sup>2</sup> Other pollution degrees and material group requirements yield a different limit.

<sup>&</sup>lt;sup>3</sup> Some system level standards allow components to use the printed wiring board (PWB) creepage values. The supported dc voltage may be higher for those standards.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



NOTES
1. DNC = DO NOT CONNECT. DO NOT CONNECT TO THIS PIN.
2. EPGNDP IS INTERNALLY CONNECTED TO PGNDP,
EPGNDM IS INTERNALLY CONNECTED TO MGND,
AND EPGND2 IS INTERNALLY CONNECTED TO SGND.

Figure 3. Pin Configuration

**Table 10. Pin Function Descriptions** 

|                       |          | Isolation |                |                                                                                                                                                                                                                              |
|-----------------------|----------|-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.               | Mnemonic | Domain    | Direction      | Description                                                                                                                                                                                                                  |
| 1                     | MI       | Master    | Output         | SPI Data Output from the Slave MI and SO Line. This pin is paired with SO. On the slave domain, SO drives this pin.                                                                                                          |
| 2                     | MSS      | Master    | Input          | SPI Slave Select Input from the Master Controller. This pin is paired with SSS. On the slave domain, this pin drives SSS. This signal uses an active low logic.                                                              |
| 3                     | MGND     | Master    | Ground         | Master Domain Signal Ground Connection.                                                                                                                                                                                      |
| 4                     | SGND2    | Slave     | Ground         | Slave Domain Ground Connection. This pin can be left unconnected.                                                                                                                                                            |
| 5                     | SGND1    | Slave     | Ground         | Slave Domain SPI Isolator Ground.                                                                                                                                                                                            |
| 6                     | SSS      | Slave     | Output         | SPI Slave Select Output. This pin is paired with MSS. On the master domain, MSS drives this pin.                                                                                                                             |
| 7                     | SO       | Slave     | Input          | SPI Data Input Going to the Master MI and SO Line. This pin is paired with MI. On the master domain, this pin drives MI.                                                                                                     |
| 8                     | SI       | Slave     | Output         | SPI Data Output from the Master MO and SI Line. This pin is paired with MO. On the master domain, MO drives this pin.                                                                                                        |
| 9                     | SCK      | Slave     | Output         | SPI Clock Output from the Master. This pin is paired with MCK. On the master domain, MCK drives this pin.                                                                                                                    |
| 10                    | SVDD1    | Slave     | Power          | SPI Isolator Power Supply. Connect a 100 nF decoupling capacitor from SVDD1 to SGND1.                                                                                                                                        |
| 11 to 14, 24<br>to 26 | DNC      | Slave     | Not applicable | Do Not Connect. Do not connect to this pin.                                                                                                                                                                                  |
| 14                    | SYNC     | Slave     | Input          | SYNC Pin. To synchronize the switching frequency, connect the SYNC pin to an external clock at twice the required switching frequency. Do not leave this pin floating. Connect a 100 k $\Omega$ pull-down resistor to SGND2. |
| 15                    | VOUT2    | Slave     | Power          | Buck Regulator Output Feedback.                                                                                                                                                                                              |
| 16                    | SGND2    | Slave     | Ground         | Slave Power Ground. Ground return for buck regulator output capacitors.                                                                                                                                                      |
| 17                    | SW2      | Slave     | Not applicable | Buck Regulator Switch Node.                                                                                                                                                                                                  |
| 18                    | VOUT1    | Slave     | Power          | Flyback Regulator Output and Overvoltage Sense. Input to buck regulator.                                                                                                                                                     |
| 19                    | FB1      | Slave     |                | Feedback Node for the Flyback Regulator.                                                                                                                                                                                     |
| 20                    | SVDD2    | Slave     | Power          | GPIO Isolators Power Supply. Connect a 100 nF decoupling capacitor from SVDD2 to SGND2.                                                                                                                                      |
| 21                    | SGPI3    | Slave     | Input          | General-Purpose Input 3. This pin is paired with MGPO3.                                                                                                                                                                      |
| 22                    | SGPO2    | Slave     | Output         | General-Purpose Output 2. This pin is paired with MGPI2.                                                                                                                                                                     |
| 23                    | SGPO1    | Slave     | Output         | General-Purpose Output 1. This pin is paired with MGPI1.                                                                                                                                                                     |

Rev. 0 | Page 10 of 37

| -       |          | Isolation      |                |                                                                                                                                                                                                                                                                                                        |  |  |  |
|---------|----------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin No. | Mnemonic | Domain         | Direction      | Description                                                                                                                                                                                                                                                                                            |  |  |  |
| 27      | SGND2    | Slave          | Ground         | Slave Domain Ground Connection. This pin can be left unconnected.                                                                                                                                                                                                                                      |  |  |  |
| 28      | PGNDP    | Field<br>power | Ground         | Ground Return for Flyback Regulator Power Supply.                                                                                                                                                                                                                                                      |  |  |  |
| 29      | SWP      | Field<br>power | Not applicable | Flyback Regulator Switching Node. Primary side transformer connection.                                                                                                                                                                                                                                 |  |  |  |
| 30      | VINP     | Field<br>power | Power          | Flyback Regulator Supply Voltage. Connect a minimum of 3.3 µF capacitor from VINP to PGNDP.                                                                                                                                                                                                            |  |  |  |
| 31      | EN       | Field<br>power | Input          | Precision Enable. Compare the EN pin to an internal precision reference to enable the flyback regulator output.                                                                                                                                                                                        |  |  |  |
| 32      | SLEW     | Field<br>power | Input          | Flyback Regulator Slew Rate Control. The SLEW pin sets the slew rate for the SWP driver. For the fastest slew rate (best efficiency), leave the SLEW pin open. For the normal slew rate, connect the SLEW pin to VINP. For the slowest slew rate (best EMI performance), connect the SLEW pin to GNDP. |  |  |  |
| 33      | GNDP     | Field<br>power | Ground         | Field Power Signal Ground Connection.                                                                                                                                                                                                                                                                  |  |  |  |
| 34      | MGND     | Master         | Ground         | Master Domain Power Ground Connection.                                                                                                                                                                                                                                                                 |  |  |  |
| 35      | PWRGD    | Master         | Ground         | Power Good. This pin indicates when the secondary side supplies are within their programmed range.                                                                                                                                                                                                     |  |  |  |
| 36      | MGPI1    | Master         | Input          | General-Purpose Input 1. This pin is paired with SGPO1.                                                                                                                                                                                                                                                |  |  |  |
| 37      | MGPI2    | Master         | Input          | General-Purpose Input 2. This pin is paired with SGPO2.                                                                                                                                                                                                                                                |  |  |  |
| 38      | MGPO3    | Master         | Output         | General-Purpose Output 3. This pin is paired with SGPI3.                                                                                                                                                                                                                                               |  |  |  |
| 39      | MVDD     | Master         | Power          | Master Domain Power. Connect a 100 nF decoupling capacitor from MVDD to MGND.                                                                                                                                                                                                                          |  |  |  |
| 40      | MCK      | Master         | Input          | SPI Clock Input from the Master Controller. Paired with SCK. On the slave domain, this pin drives SCK.                                                                                                                                                                                                 |  |  |  |
| 41      | МО       | Master         | Input          | SPI Data Input Going to Slave MO and SI Line. Paired with SI. On the slave domain, this pin drives SI.                                                                                                                                                                                                 |  |  |  |
|         | EPGNDP   | Field<br>power | Ground         | PGNDP Exposed Pad. This pad is internally connected to PGNDP.                                                                                                                                                                                                                                          |  |  |  |
|         | EPGNDM   | Master         | Ground         | MGND Exposed Pad. This pad is internally connected to MGND.                                                                                                                                                                                                                                            |  |  |  |
|         | EPGND2   | Slave          | Ground         | SGND Exposed Pad. This pad is internally connected to SGND.                                                                                                                                                                                                                                            |  |  |  |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. Overall Efficiency at Various Input Voltages,  $T_A = 25$ °C,  $V_{OUT1} = 24$  V,  $V_{OUT2} = 3.3$  V,  $I_{OUT2} = 30$  mA, Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit



Figure 5. Overall Efficiency at Various Input Voltages,  $T_A = 25$ °C,  $V_{OUT1} = 24$  V,  $V_{OUT2} = 3.3$  V,  $I_{OUT2} = 30$  mA, Using a Coilcraft ZA9644-AE Transformer over Different Clamp Circuits



Figure 6. Overall Efficiency Across Temperature,  $V_{INP} = 24 V$ ,  $V_{OUT1} = 24 V$ ,  $V_{OUT2} = 3.3 V$ ,  $I_{OUT2} = 30$  mA, Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit



Figure 7. Power Dissipation at Various Input Voltages,  $T_A = 25$ °C,  $V_{OUT1} = 24$  V,  $V_{OUT2} = 3.3$  V,  $I_{OUT2} = 30$  mA, Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit



Figure 8. Power Dissipation at Various Input Voltages,  $T_A = 25^{\circ}\text{C}$ ,  $V_{\text{OUT1}} = 24 \text{ V}$ ,  $V_{\text{OUT2}} = 3.3 \text{ V}$ ,  $I_{\text{OUT2}} = 30 \text{ mA}$ , Using a Coilcraft ZA9644-AE Transformer over Different Clamp Circuits



Figure 9. Power Dissipation Across Temperature,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 24 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 30 \text{ mA}$ , Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit



Figure 10. Overall Efficiency Using Various Transformers,  $T_A = 25$ °C,  $V_{INP} = 24 \text{ V}, V_{OUT1} = 19.4 \text{ V}, V_{OUT2} = 3.3 \text{ V}, I_{OUT2} = 13 \text{ mA}$ 



Figure 11. Overall Efficiency Using Various Transformers,  $T_A = 105$  °C,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 19.4 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 13 \text{ mA}$ 



Figure 12. Overall Efficiency Using Various Transformers,  $T_A = 25$ °C,  $V_{INP} = 24 \text{ V}, V_{OUT1} = 24 \text{ V}, V_{OUT2} = 3.3 \text{ V}, I_{OUT2} = 30 \text{ mA}$ 



Figure 13. Power Dissipation Using Various Transformers,  $T_A = 25$  °C,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUTI} = 19.4 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 13 \text{ mA}$ 



Figure 14. Power Dissipation Using Various Transformers,  $T_A = 105$  °C,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 19.4 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 13 \text{ mA}$ 



Figure 15. Power Dissipation Using Various Transformers,  $T_A = 25$  °C,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 24 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 30 \text{ mA}$ 



Figure 16. Overall Efficiency Using Various Transformers,  $T_A = 105$  °C,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 24 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 30 \text{ mA}$ 



Figure 17. Flyback Regulator Load Regulation Across Temperature,  $V_{\it INP} = 24$  V,  $V_{\it OUT1} = 24$  V (Fixed Output Version), Nominal =  $V_{\it OUT1}$  at 20 mA Load



Figure 18. Flyback Regulator Load Regulation at Various Input Voltages,  $T_A = 25^{\circ}\text{C}$ ,  $V_{\text{OUT}1} = 24 \text{ V}$ , Nominal =  $V_{\text{OUT}1}$  at 20 mA Load



Figure 19. Power Dissipation Using Various Transformers,  $T_A = 105$  °C,  $V_{INP} = 24$  V,  $V_{OUT1} = 24$  V,  $V_{OUT2} = 3.3$  V,  $I_{OUT2} = 30$  mA



Figure 20. Flyback Regulator Load Regulation Across Temperature,  $V_{\text{INP}} = 24 \text{ V}, V_{\text{OUT1}} = 24 \text{ V} \text{ (Adjustable Output Version)}, \\ Nominal = V_{\text{OUT1}} \text{ at 20 mA Load}$ 



Figure 21. Flyback Regulator Line Regulation Across Temperature,  $V_{OUT1} = 24 \text{ V}$ ,  $I_{OUT1} = 20 \text{ mA}$ ,  $Nominal = V_{OUT1} \text{ with } V_{INP} = 24 \text{ V}$ 



Figure 22. Flyback Regulator Maximum Output Current at Various Output Voltages, T<sub>A</sub> = 25°C, Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit, Based on Target of 70% I<sub>LIM (FLYBACK)</sub>



Figure 23. Flyback Regulator Maximum Output Current Over Various Transformers, T<sub>A</sub> = 25°C, V<sub>OUTI</sub> = 24 V, Over Various Input Voltages and a Zener Clamp Circuit, Based on Target of 70% I<sub>LIM (FLYBACK)</sub>



Figure 24. Power-Up Sequence at EN Rising,  $T_A = 25$ °C,  $V_{INP} = 24$  V,  $V_{OUT1} = 24$  V,  $I_{OUT1} = 50$  mA,  $I_{OUT2} = 3.3$  V,  $I_{OUT2} = 15$  mA



Figure 25. Flyback Regulator Maximum Output Current Across Temperature, VouTi = 24 V, Using a Coilcraft ZA9644-AE Transformer and a Zener Clamp Circuit, Based on Target of 70% I<sub>LIM (FLYBACK)</sub>



Figure 26. Flyback Regulator Maximum Output Current Over Various Transformers,  $T_A = 105$  °C,  $V_{OUT1} = 24$  V, Over Various Input Voltages and a Zener Clamp Circuit, Based on Target of 70%  $I_{LIM}$  (FLYBACK)



Figure 27. Power-Down Sequence at EN Falling,  $T_A = +25$ °C,  $V_{NNP} = 24$  V,  $V_{OUT1} = 24$  V,  $I_{OUT1} = 50$  mA,  $I_{OUT2} = 3.3$  V,  $I_{OUT2} = 15$  mA



Figure 28. Flyback Regulator Continuous Conduction Mode Operation Showing  $I_{SWP}$ , Switch Node Voltage, and Output Ripple,  $T_A = 25$ °C,  $V_{INP} = 24$  V,  $V_{OUT1} = 24$  V,  $I_{OUT1} = 80$  mA



Figure 29. Flyback Regulator Pulse Skipping Operation Showing Inductor Current ( $I_{SWP}$ ), Switch Node Voltage, and Output Ripple,  $T_A = 25$ °C,  $V_{INP} = 48 \text{ V}$ ,  $V_{OUT1} = 24 \text{ V}$ ,  $I_{OUT1} = 4 \text{ mA}$ 



Figure 30. Flyback Regulator Load Transient Response,  $V_{INP} = 24 V$ ,  $V_{OUT1} = 24 V$ ,  $I_{OUT1} = 1 \text{ mA to } 80 \text{ mA Step}$ ,  $T_A = 25^{\circ}\text{C}$ 



Figure 31. Flyback Regulator Discontinuous Conduction Mode Operation Showing  $I_{SWP}$ , Switch Node Voltage, and Output Ripple,  $T_A = 25$ °C,  $V_{INP} = 24$  V,  $V_{OUT1} = 24$  V,  $I_{OUT1} = 20$  mA



Figure 32. Flyback Regulator Short-Circuit Current Limit During Startup,  $V_{INP} = 24 \text{ V}, V_{OUT1} = \text{SGND2}, T_A = 25^{\circ}\text{C}$ 



Figure 33. Flyback Regulator Load Transient Response,  $V_{INP}$  = 24 V,  $V_{OUT1}$  = 24 V,  $I_{OUT1}$  = 1 mA to 20 mA Step,  $T_A$  = 25°C



Figure 34. Flyback Regulator Line Transient Response,  $V_{INP}=18~V$  to 32 V at 15  $\mu$ s Step Time,  $V_{OUT1}=24~V$ ,  $I_{OUT1}=80~mA$ ,  $T_A=25~C$ 



Figure 35. Cross Regulation, Flyback Regulator Regulation vs. Buck Regulator Load Current Across Temperature,  $V_{\text{INP}} = 24 \text{ V}$ ,  $V_{\text{OUT1}} = 24 \text{ V}$ ,  $I_{\text{OUT1}} = 80 \text{ mA}$ ,  $V_{\text{OUT2}} = 3.3 \text{ V}$ 



Figure 36. Buck Regulator Efficiency vs. Load Current over Various  $V_{OUT1}$ ,  $V_{OUT2} = 5.15 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ 



Figure 37. Flyback Regulator Line Transient Response,  $V_{INP} = 18 \text{ V to } 32 \text{ V at } 400 \, \mu \text{s Step Time, } V_{OUT1} = 24 \text{ V,} I_{OUT1} = 80 \, \text{mA, } T_A = 25 \,^{\circ}\text{C}$ 



Figure 38. Cross Regulation, Buck Regulator Regulation vs. Flyback Regulator Load Current Across Temperature,  $V_{INP} = 24 \text{ V}$ ,  $V_{OUT1} = 24 \text{ V}$ ,  $V_{OUT2} = 3.3 \text{ V}$ ,  $I_{OUT2} = 13 \text{ mA}$ 



Figure 39. Buck Regulator Efficiency vs. Load Current over Various  $V_{\text{OUT1}}$ ,  $V_{\text{OUT2}} = 5.0 \text{ V}$ ,  $T_{\text{A}} = 25 ^{\circ}\text{C}$ 



Figure 40. Buck Regulator Efficiency vs. Load Current over Various  $V_{\text{OUT1}}$ ,  $V_{\text{OUT2}} = 3.3 \text{ V}$ ,  $T_{\text{A}} = 25 ^{\circ}\text{C}$ 



Figure 41. Buck Regulator Load Regulation Across Temperature,  $V_{OUT2} = 3.3 V$ ,  $V_{OUT1} = 24 V$ , Nominal Conditions =  $V_{OUT2}$  at 25 mA  $I_{OUT2}$ 



Figure 42. Buck Regulator Maximum Output Current Over Various Buck Regulator Output Voltages,  $T_A = 25^{\circ}\text{C}$ ,  $V_{\text{INP}} = 24 \text{ V}$ ,  $I_{\text{OUT1}} = 0 \text{ mA}$ , Based on Target of 70%  $I_{\text{LIM}}$  (FLYBACK) or  $I_{\text{LIM}}$  (BUCK), Whichever Comes First



Figure 43. Buck Regulator Efficiency vs. Load Current Across Temperature,  $V_{OUT1} = 24 \text{ V}, V_{OUT2} = 5 \text{ V}$ 



Figure 44. Buck Regulator Line Regulation Across Temperature,  $V_{\text{OUT2}} = 5.15 \text{ V, } I_{\text{OUT2}} = 7 \text{ mA, Nominal Conditions} = V_{\text{OUT2}} \text{ at } 24 \text{ V } V_{\text{OUT1}}$ 



Figure 45. Buck Regulator Maximum Output Current Over Various Buck Regulator Output Voltages,  $T_A = 25^{\circ}\text{C}$ ,  $V_{\text{INP}} = 24 \text{ V}$ ,  $V_{\text{OUT1}} = 24 \text{ mA}$ , Based on Target of 70%  $I_{\text{LIM}}$  (FLYBACK) or  $I_{\text{LIM}}$  (BUCK), Whichever Comes First



Figure 46. Buck Regulator Pulse Skipping Operation Showing Inductor Current 2 ( $I_{SW2}$ ), Switch Node Voltage, and Output Ripple,  $T_A = 25$ °C,  $V_{OUT1} = 24$  V,  $V_{OUT2} = 5.15$  V,  $I_{OUT2} = 0.3$  mA



Figure 47. Buck Regulator Discontinuous Conduction Mode Operation Showing  $I_{SW2}$ , Switch Node Voltage, and Output Ripple,  $T_A = 25$ °C,  $V_{OUT1} = 21$  V,  $V_{OUT2} = 5.15$  V,  $I_{OUT2} = 7$  mA



Figure 48. Buck Regulator Load Transient Response,  $V_{OUT1} = 24 \text{ V}$ ,  $V_{OUT2} = 5.15 \text{ V}$ ,  $I_{OUT2} = 0.3 \text{ mA}$  to 7 mA Step,  $T_A = 25 ^{\circ}\text{C}$ 



Figure 49. Buck Regulator Discontinuous Conduction Mode Operation Showing  $I_{SW2}$ , Switch Node Voltage, and Output Ripple,  $T_A = 25$  °C,  $V_{OUT1} = 21$  V,  $V_{OUT2} = 5.15$  V,  $I_{OUT2} = 50$  mA



Figure 50. Buck Regulator Short-Circuit Current Limit During Startup,  $V_{OUT1} = 24 \text{ V}, V_{OUT2} = \text{SGND2}, T_A = 25^{\circ}\text{C}$ 



Figure 51. Buck Regulator Load Transient Response,  $V_{OUT1} = 21 \text{ V}$ ,  $V_{OUT2} = 5.15 \text{ V}$ ,  $I_{OUT2} = 0.3 \text{ mA}$  to 7 mA Step,  $T_A = 25 ^{\circ}\text{C}$ 



Figure 52.MVDD Supply Current (I<sub>MVDD</sub>) per SPI Input vs. Data Rate at Various Supply Voltages, MSS Low, Clock Signal Applied on Single SPI Channel, Other Input Channels Tied Low



Figure 53. I<sub>MVDD</sub> per SPI Output vs. Data Rate at Various Supply Voltages, MSS Low, Clock Signal Applied on Single SPI Channel, Other Input Channels Tied Low



Figure 54. I<sub>MVDD</sub> vs. Temperature at Various Supply Voltages, MSS Low, Data Rate = 10 Mbps on All SPI Channels



Figure 55.SVDD1 Supply Current (Isydd) per SPI Input vs. Data Rate at Various Supply Voltages, SSS Low, Clock Signal Applied on Single SPI Channel, Other Input Channels Tied Low



Figure 56. Isyddi vs. Data Rate at Various Supply Voltages, SSS Low, Clock Signal Applied on Single SPI Channel, Other Input Channels Tied Low



Figure 57. I<sub>SVDD1</sub> vs. Temperature at Various Supply Voltages, \$\overline{SSS}\$ Low, Data Rate = 10 Mbps on All SPI Channels



Figure 58. SPI Channels tplh vs. Temperature at Various Supply Voltages



Figure 59. I<sub>MVDD</sub> vs. Data Rate on All GPIO Channels at Various Supply Voltages, MSS High



Figure 60. I<sub>MVDD</sub> Supply Current vs. Temperature at Various Supply Voltages, MSS Low, Data Rate = 40 kbps on All GPIO Channels



Figure 61. SPI Channels t<sub>PHL</sub> vs. Temperature at Various Supply Voltages



Figure 62. SVDD2 Supply Current (I<sub>SVDD2</sub>) vs. Data Rate on All GPIO Channels at Various Supply Voltages, MSS High



Figure 63. I<sub>SVDD2</sub> vs. Temperature at Various Supply Voltages, SSS Low, Data Rate = 40 kbps on All GPIO Channels



Figure 64. GPIO Channels t<sub>PLH</sub> vs. Temperature at Various Supply Voltages



Figure 65. GPIO Channels tphl vs. Temperature at Various Supply Voltages

## THEORY OF OPERATION

The ADP1032 is a high performance, isolated micro PMU that combines an isolated flyback regulator and a buck regulator, providing two isolated power rails. Additionally, the ADP1032

includes seven low power digital isolators in a 41-lead LFCSP package for channel to channel isolated applications where power dissipation and board space are at a premium.



NOTES

1. OFLYBR IS THE FLYBACK REGULATOR OUTPUT CAPACITOR VALUE.
2. C<sub>BUCK</sub> IS THE BUCK REGULATOR OUTPUT CAPACITOR VALUE.

Figure 66. Simplified Block Diagram

#### **FLYBACK REGULATOR**

#### **Flyback Regulator Operation**

The flyback regulator in the ADP1032 generates an isolated output supply rail that can be programmed from 6 V to 28 V for the adjustable output version or 24 V for the factory programmable fixed output versions. The flyback regulator adopts current mode control, resulting in a fast, inner current controlled loop that regulates the peak inductor current and a slower outer loop via an isolated *i*Coupler channel that adjusts the current controlled loop to define a regulated output voltage. When the high voltage switch is on, the diode on the secondary side of the transformer is reverse biased, which causes an increase in the current in the primary inductance of the transformer and is stored as energy. When the switch turns off, the diode becomes forward biased, and energy stored in the transformer is transferred to the load.

Traditionally, in an isolated flyback regulator, a discrete optocoupler is used in the feedback path to transmit the signal from the secondary side to the primary side. However, the current transfer ratio (CTR) of the optocouplers degrades over time and over temperature. Therefore, the optocoupler must be replaced every 5 years to 10 years. The ADP1032 eliminates the use of an optocoupler and the associated problems by integrating Analog Devices, Inc., iCoupler technology for feedback, which reduces system cost, PCB area, and complexity, while improving system reliability without the issue of CTR degradation.

The flyback regulator uses a transformer with a single primary and secondary winding. This configuration is possible because *i*Coupler technology is used to send an isolated control signal to the primary side controller so that a primary sense winding is not required. In addition, because the secondary rail is generated using a high efficiency switching regulator, extra secondary windings are not required. This approach offers a number of advantages over an alternative multiwinding solution, such as the following:

- A smaller transformer solution size due to a lower number of turns required on the core and a fewer number of pins.
- Each output can be independently set. The multitap approach requires a custom multitap transformer for different output voltage combinations.
- Outputs are more accurate because the outputs do not rely on the discrete ratios between the transformer windings.
- Output accuracy is unaffected by load changes on each rail.

#### **Power Saving Mode (PSM)**

During light load operation, the regulators can skip pulses to maintain output voltage regulation. Therefore, no minimum load is required. Skipping pulses increases the device efficiency but results in larger output ripple.

#### Flyback Undervoltage Lockout (UVLO)

The UVLO circuitry monitors the VINP pin voltage level. If the input voltage drops below the  $V_{\text{UVLO\_VINP}(\text{EALL})}$  threshold, the flyback regulator turns off. After the VINP pin voltage rises above the  $V_{\text{UVLO\_VINP}(\text{RISE})}$  threshold, the soft start period initiates, and the flyback regulator enables.

## Flyback Regulator Precision Enable Control

The flyback regulator in the ADP1032 features a precision enable circuit with an accurate reference voltage. If the voltage at the EN pin rises above the  $V_{\text{EN\_RISING}}$  threshold, the flyback regulator soft start period initiates, and the regulator enables. If the EN pin voltage falls below the  $V_{\text{EN\_RISING}} - V_{\text{EN\_HYST}}$  threshold, the flyback regulator turns off.

## Flyback Regulator Soft Start

The flyback regulator includes a soft start function that limits the inrush current from the supply and ramps up the output voltage in a controlled manner. The flyback regulator soft start period initiates when the voltage at the EN pin rises above the  $V_{\text{EN RISING}}$  threshold.

## Flyback Slew Rate Control

The flyback regulator employs programmable output driver slew rate control circuitry. This circuitry adjusts the slew rate of the switching node as shown in Figure 67, where lower EMI and reduced ringing can be achieved at slightly lower efficiency operation and vice versa. To program the slew rate, connect the SLEW pin to the VINP pin for normal mode, to the GNDP pin for slow mode, or leave it open for fast mode.

Slew rate control causes a trade-off between efficiency and low EMI.



Figure 67. Switching Node at Various Slew Rate Settings

**Table 11. Slew Rate Settings** 

|                        | 8         |                              |  |  |  |  |  |  |  |
|------------------------|-----------|------------------------------|--|--|--|--|--|--|--|
| SLEW Pin<br>Connection | Slew Rate | Comment                      |  |  |  |  |  |  |  |
| GNDP                   | Slow      | Lowest EMI                   |  |  |  |  |  |  |  |
| VINP                   | Normal    | Optimized efficiency and EMI |  |  |  |  |  |  |  |
| Unconnected            | Fast      | Highest efficiency           |  |  |  |  |  |  |  |

#### Flyback Regulator Overcurrent Protection

The flyback regulator features a current-limit function that senses the forward current in the switching metal-oxide semiconductor field effect transistor (MOSFET) on a cycle by cycle basis. If the current exceeds the  $I_{\text{LIM}}$  (FLYBACK) threshold, the switch turns off.

## Flyback Regulator Overvoltage Protection

The flyback regulator of the ADP1032 implements a number of OVP methods to detect and prevent an overvoltage condition on the flyback regulator output, such as the following:

- If the voltage on the FB1 pin exceeds  $V_{\text{FB1}}$  by 10% for the adjustable output version, or the VOUT1 pin exceeds the factory programmed  $V_{\text{OUT1}}$  by 10% for the fixed output version, an OVP fault is detected, which prevents the flyback regulator switch from turning on. The flyback regulator primary switch stays off until the OVP condition is no longer present.
- If communication across the isolation barrier from the secondary controller to the primary controller fails, the flyback regulator shuts down, and a new soft start power-up cycle initiates.
- If the voltage on the output of the flyback regulator exceeds
  the severe overvoltage threshold (SOVP<sub>FLYBACK</sub>), the primary
  controller does not turn on the primary side switch. The
  flyback regulator primary switch stays off until the voltage on
  the VOUT1 pin falls below the SOVP<sub>FLYBACK</sub> SOVP<sub>FLYBACK\_HYST</sub>
  threshold.

### **BUCK REGULATOR**

#### **Buck Regulator Operation**

The step-down, dc-to-dc (or buck) regulator in the ADP1032 uses a current mode controlled scheme, operating at a fixed frequency set by an internal oscillator. Current mode uses a fast inner current-controlled loop to regulate peak inductor current and a slower outer loop to adjust the current loop to regulate the output voltage. At the start of each oscillator cycle, the highside MOSFET switch turns on, applying the input voltage to one end of the inductor, which normally causes the buck regulator inductor current (IL BUCK) to increase until the current sense signal crosses the peak inductor current threshold that turns off the MOSFET switch. The error amplifier output sets this threshold. During the high-side MOSFET off time, the inductor current declines through the low-side MOSFET switch until either the next oscillator clock pulse starts a new cycle that results in continuous conduction mode (CCM) operation, or the inductor current reaches zero. The low-side MOSFET switch is turned off, and the control system waits for the next oscillator clock pulse to start a new cycle, resulting in discontinuous mode (DCM) operation. Under light load conditions, the regulator can skip pulses to maintain regulation and increase power conversion efficiency.

#### **Buck Regulator UVLO**

The step-down regulator of the ADP1032 features an internal UVLO circuit that monitors the input voltage to the regulator or VOUT1. If the voltage at VOUT1 drops below the internal threshold level of 4.5 V, the regulator turns off. If the output at VOUT1 rises above the internal threshold, the regulator soft start period initiates, and the regulator enables.

#### **Buck Regulator Soft Start**

The step-down regulator in the ADP1032 includes soft start circuitry that ramps the output voltage in a controlled manner during start-up, limiting the inrush current.

## **Buck Regulator Current-Limit Protection**

The step-down regulator in the ADP1032 includes a current-limit protection circuit to limit the amount of forward current through the high-side MOSFET switch. The inductor peak current is monitored cycle by cycle to detect an overload condition. When the overload condition occurs, the current-limit protection limits the peak inductor current to  $I_{\rm LIM\,(BUCK)}$ , resulting in a drop in the output voltage.

## **Buck Regulator Active Pull-Down Resistor**

The buck regulator has an active pull-down resistor that discharges the output capacitor when the output of the VOUT1 pin is between 1.23 V and 4.5 V. The pull-down resistor connects between VOUT2 and SGND2.

#### **Buck Regulator OVP**

The step-down regulator of the ADP1032 features an OVP circuit that monitors the output voltage. If the voltage on the VOUT2 pin exceeds the nominal output voltage by 10%, the step-down, dc-to-dc regulator stops switching until the voltage falls below the threshold again.

## **POWER GOOD**

The ADP1032 provides a push pull, power-good output to indicate when the two isolated output voltage rails are valid. The PWRGD pin pulls high when the voltages on the two supplies are within the respective power-good threshold limits.

#### **POWER-UP SEQUENCE**

The power-up sequence is as follows (see Figure 68):

- 1. The flyback regulator powers up first (see Label 1 in Figure 68).
- 2. When  $V_{OUT1}$  rises above the lower power-good threshold ( $V_{PG\_FLYBACK\_LL}$ ), the buck regulator turns on (see Label 2 in Figure 68).
- 3. When the buck regulator output (V<sub>OUT2</sub>) rises above the lower power-good threshold (V<sub>PG\_BUCK\_LL</sub>), the PWRGD is driven high (see 3 in Figure 68).
- 4. If any of the two analog supplies move outside the power-good threshold ranges, PWRGD drives low after a short deglitch delay (see 4 in Figure 68).



Figure 68. Power Sequencing and PWRGD

#### **OSCILLATOR AND SYNCHRONIZATION**

A phase-locked loop (PLL)-based oscillator generates the internal clock for the flyback and buck regulators and offers an internally generated frequency or external clock synchronization. Connect the SYNC pin as described in Table 12 to configure the switching frequency. For external synchronization, connect the SYNC pin to a suitable clock source. The PLL locks to an input clock within the range specified by  $f_{\rm SYNC}$ .

Table 12. Sync Pin Functionality

|                    | Switching Frequency (fsw) |                      |  |  |  |
|--------------------|---------------------------|----------------------|--|--|--|
| SYNC Pin State     | Flyback                   | Buck                 |  |  |  |
| Low or High        | 250 kHz                   | 125 kHz              |  |  |  |
| 350 kHz to 750 kHz | f <sub>SYNC</sub> /2      | f <sub>SYNC</sub> /4 |  |  |  |

## THERMAL SHUTDOWN

If the ADP1032 junction temperature rises above  $T_{SHDN}$ , the thermal shutdown circuit turns the flyback regulator off. Extreme junction temperatures can be the result of prolonged high current operation, poor circuit board design, and/or high ambient temperatures. When thermal shutdown occurs, hysteresis is included so that the ADP1032 does not return to operation until the on-chip temperature drops below  $T_{SHDN}-T_{HYS}$ . When resuming from thermal shutdown, the ADP1032 performs a soft start.

#### **DATA ISOLATION**

## **High Speed SPI Channels**

The ADP1032 has four high speed channels. The first three, CLK, MI/SO, and MO/SI (the slash indicates the connection of the input and output forming a datapath across the isolator that corresponds to an SPI bus signal), are optimized for low propagation delay. With a maximum propagation delay of 15 ns, the ADP1032 supports read and write clock rates up to 16.6 MHz in the standard 4-wire SPI. However, in practice, the maximum clock rate of 16.6 MHz is reduced as a result of the delays added across the total ground trip of the signal.

The relationship between the SPI signal paths, the ADP1032 pin mnemonics, and the data directions are detailed in Table 13.

Table 13. Correspondence of the Pin Mnemonics to the SPI Signal Path Names

| SPI Signal Path | Master Side | <b>Data Direction</b> | Slave Side |
|-----------------|-------------|-----------------------|------------|
| CLK             | MCK         | $\rightarrow$         | SCK        |
| MO/SI           | MO          | $\rightarrow$         | SI         |
| MI/SO           | MI          | ←                     | SO         |
| SS              | MSS         | $\rightarrow$         | SSS        |

The datapaths are SPI mode agnostic. The CLK and MO/SI SPI datapaths are optimized for propagation delay and channel to channel matching. The MI/SO SPI datapath is optimized for propagation delay. The device does not synchronize to the clock channels. Therefore, there are no constraints on the clock polarity or timing with respect to the data lines.

Slave select  $(\overline{SS})$  is an active low signal. To save power in a multichannel system,  $\overline{SS}$  puts the other SPI isolator channels in a low power state when the channels are not in use  $(\overline{SS} = \text{high})$ , and these channels are only active when required, which is when  $\overline{SS}$  is low. The clock and data channels are gated to the  $\overline{SS}$  as shown in Figure 69. However, this power saving mode adds 100 ns of latency. This latency is the time required for the internal circuitry to wake up from the low power state and to start transmitting data to the isolation barrier. Conversely, the latency is the delay from the falling edge of  $\overline{MSS}$  to the first clock edge or data edge that appears on the slave side, as shown in Figure 70.



Figure 69. High Speed Data Isolation Channel Gating



LATENCY = MSS FALLING EDGE TO SCK, SI, MI STARTS SENDING DATA (EXIT TO HIGH IMPEDANCE MODE). t<sub>PW</sub> = MCK, MO, SO PULSE WIDTH. t<sub>P1</sub> = MSS TO SSS PROPAGATION DELAY.

 $t_{P2}$  = MCK TO SCK, MO TO SI, SO TO MI PROPAGATION DELAY.  $t_{P3}$  = MSS RISING EDGE TO SCK, SI, MI RETURN TO HIGH IMPEDANCE STATE. SAME AS  $t_{P1}$ .

Figure 70. SPI Isolators Timing Diagram



Figure 71. Multichannel SPI Muxing Scheme

The MI, SCK, and SI outputs are also tristated when  $\overline{MSS}$  is high (see Table 14) to allow a more flexible design and to avoid the requirement for external multiplexing of MI in a multichannel system. Figure 71 shows how the SPI busses from multiple ADP1032 devices can be connected together.

Table 14. SPI MSS Gating

| Parameter | MSS High | MSS Low |
|-----------|----------|---------|
| SSS       | High     | Low     |
| SCK       | Tristate | MCK     |
| SI        | Tristate | MO      |
| MI        | Tristate | SO      |

Connect a pull-up or pull-down resistor to MI, SCK, and SI to pull these pins to the desired logic state when  $\overline{MSS}$  is high.

#### **GPIO Data Channels**

The general-purpose data channels are provided as space saving isolated datapaths where timing is not critical. The dc value of all low speed general-purpose inputs, on a given side of the device, are sampled simultaneously, packetized, and shifted across a single isolation coil. The process is then reversed by reading the inputs on the opposite side of the device, packetizing the inputs and

sending these inputs back for similar processing. Because of the sampled nature of this process, the general-purpose data channels exhibit a sampling uncertainty that resembles  $19.5 \mu s$  peak jitter.

For proper operation of the GPIO channels, refer to Table 15. Power both the MVDD pin and SVDD2 pin within the specified input voltage range for these pins.

**Table 15. Truth Table for GPIO Channels** 

| MVDD State           | SVDD2 State          | xGPIx      | MGPOx             | SGPOx             | Test Conditions/Comments |
|----------------------|----------------------|------------|-------------------|-------------------|--------------------------|
| Unpowered            | Powered              | Don't care | Low               | Low               | During startup           |
| Powered              | Unpowered            | Don't care | Low               | Low               | During startup           |
| Powered              | Powered              | High       | High              | High              | Normal operation         |
| Powered              | Powered              | Low        | Low               | Low               | Normal operation         |
| Powered              | Powered to Unpowered | Don't care | Hold <sup>1</sup> | Low               |                          |
| Powered to Unpowered | Powered              | Don't care | Low               | Hold <sup>1</sup> |                          |

<sup>&</sup>lt;sup>1</sup> Hold means that the current state of the outputs are preserved.

# APPLICATIONS INFORMATION COMPONENT SELECTION

#### **Feedback Resistors**

The ADP1032 provides an adjustable output voltage for the flyback regulator. An external resistor divider sets the output voltage, for which the divider output must equal the appropriate feedback reference voltage,  $V_{\rm FB1}$ . To limit the output voltage accuracy degradation due to the feedback bias current, ensure that the current through the divider is at least 10 times  $I_{\rm FB1}$ . The recommended first feedback resistor  $(R_{\rm FB1})$  values are in the range of  $50~k\Omega$  to  $250~k\Omega$  to minimize the output voltage error due to the bias current and to lessen the power dissipation across the feedback resistors. The external feedback resistors are not required for the fixed output versions because the feedback resistors are already inside the chip.



Figure 72. Flyback Regulator Output Voltage Setting

Set the positive output for the flyback regulator by using the following equation:

$$V_{OUT1} = V_{FB1} \times (1 + (R_{FT1}/R_{FB1}))$$

#### where:

 $V_{OUT1}$  is the flyback output voltage.

 $V_{FB1}$  is the flyback feedback voltage.

 $R_{FT1}$  is the feedback resistor from VOUT1 to FB1.

 $R_{FB1}$  is the feedback resistor from FB1 to SGND2.

Conversely, calculate the value of the top resistor for the target  $V_{\text{OUT1}}$  by:

$$R_{FT1} = R_{FB1} \times ((V_{OUT1}/V_{FB1}) - 1)$$

Table 16. Recommended Feedback Resistor Values

|                               | Flyback Regulator     |                       |                                  |  |  |  |  |
|-------------------------------|-----------------------|-----------------------|----------------------------------|--|--|--|--|
| Desired Output<br>Voltage (V) | R <sub>FT1</sub> (MΩ) | R <sub>FB1</sub> (kΩ) | Calculated Output<br>Voltage (V) |  |  |  |  |
| 6                             | 0.715                 | 110                   | 6.000                            |  |  |  |  |
| 9                             | 1.24                  | 121                   | 8.998                            |  |  |  |  |
| 12                            | 1.54                  | 110                   | 12.000                           |  |  |  |  |
| 15                            | 2.15                  | 121                   | 15.015                           |  |  |  |  |
| 24                            | 3.48                  | 120                   | 24.000                           |  |  |  |  |
| 28                            | 3.4                   | 100                   | 28.000                           |  |  |  |  |

#### **Capacitor Selection**

Higher output capacitor values reduce the output voltage ripple and improve the load transient response. When choosing this value, it is also important to account for the loss of capacitance due to the output voltage dc bias.

Ceramic capacitors are manufactured with a variety of dielectrics, each with a different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with voltage ratings of 25 V to 50 V (depending on output) are recommended for best performance. Y5V and Z5U dielectrics are not recommended for use with any dc-to-dc converter because of their poor temperature and dc bias characteristics.

Calculate the worst case capacitance accounting for capacitor variation over temperature, component tolerance, and voltage using the following equation:

$$C_{EFFECTIVE} = C_{NOMINAL} \times (1 - TEMPCO) \times (1 - DCBIASCO) \times (1 - Tolerance)$$

#### where:

 $C_{EFFECTIVE}$  is the effective capacitance at the operating voltage.  $C_{NOMINAL}$  is the nominal capacitance shown in this data sheet. TEMPCO is the worst case capacitor temperature coefficient. DCBIASCO is the dc bias derating at the output voltage. Tolerance is the worst case component tolerance.

To guarantee the performance of the device, it is imperative to evaluate the effects of dc bias, temperature, and tolerances on the behavior of the capacitors for each application.

Capacitors with lower effective series resistance (ESR) and effective series inductance (ESL) are preferred to minimize voltage ripple.

# FLYBACK REGULATOR COMPONENTS SELECTION Input Capacitor

An input capacitor must be placed between the VINP pin and ground. Ceramic capacitors greater than or equal to 3.3  $\mu F$  over temperature and voltage are recommended. The input capacitor reduces the input voltage ripple caused by the switching current. Place the input capacitor as close as possible to the VINP pin and PGNDP pin to reduce input voltage spikes. The voltage rating of the input capacitor must be greater than the maximum input voltage.

#### **Output Capacitor**

Higher output capacitor values reduce the output voltage ripple and improve load transient response. When choosing this value, it is also important to account for the loss of capacitance due to the output voltage dc bias. A 10  $\mu F$  capacitor is recommended as a balance between performance and size.

#### Ripple Current vs. Capacitor Value

The output capacitor value must be chosen to minimize the output voltage ripple while considering the increase in size and cost of a larger capacitor. Use the following equation to calculate the output capacitance:

$$C_{OUT} = (L_{PRI} \times I_{SWP}^2)/(2 \times V_{OUT1} \times \Delta V_{OUT1})$$

where:

 $C_{OUT}$  is the capacitance of the flyback output capacitor.  $L_{PRI}$  is the primary inductance of the transformer.  $I_{SWP}$  is the peak switch current.

 $\Delta V_{OUT1}$  is the allowable flyback regulator output ripple.

## Schottky Diode

A Schottky diode with low junction capacitance is recommended for the rectification diode D1. At higher output voltages and especially at higher switching frequencies, the junction capacitance is a significant contributor to efficiency. Choose an output diode with a forward current rating ( $I_F$ ) that is greater than the maximum load requirement and with a reverse voltage rating ( $V_R$ ) that is greater than the summation of the maximum supply voltage ( $V_{INP\ (MAX)}$ ) and the maximum output voltage ( $V_{OUT1\ (MAX)}$ ).

#### **Transformer**

The transformer used with the ADP1032 is an important component within the system, in terms of efficiency and maximum output power capability. The transformer designs are listed in Table 17. A number of factors must be taken into account when designing a transformer for use with the ADP1032.

#### **Turn Ratio**

The ADP1032 requires the use of a transformer with a primary to secondary turn ratio of 1:1 to start up properly.

## **Primary Inductance**

The ADP1032 operates with a transformer with an inductance in the 80  $\mu$ H to 560  $\mu$ H range. However, it is recommended to choose an inductance value that results in the flyback regulator output voltage (V<sub>OUT1</sub>) divided by the transformer primary inductance being less than or equal to 140,000 to maintain control loop stability.

 $V_{OUT1}/L_{PRI} \le 140,000$ 

Using a transformer at the lower end of the inductance range can result in a smaller transformer but also reduces the output power capabilities due to larger ac ripple current through the transformer. Conversely, operating at higher inductance can result in higher output power at the expense of a potentially larger transformer.

#### **Flyback Transformer Saturation Current**

Do not exceed the saturation current of the transformer in operation, or this may lead to much higher losses and overall lower system efficiency. Choose a transformer with a saturation current rating that is greater than the expected peak switch current  $(I_{\text{SWP}})$  across line and load conditions.

## **Series Winding Resistance**

In power loss sensitive applications, keep the series resistance of the primary and secondary windings as low as possible to improve overall efficiency.

#### Leakage Inductance and Clamping Circuits

When choosing a transformer to operate with the ADP1032, minimize transformer leakage inductance. Leakage inductance causes a voltage spike to appear on the SWP node when the flyback regulator switch is off due to energy storage in the leakage inductance that is not transferred to the output. The voltage spike is more prominent at higher load currents and increases with higher leakage inductance. It is important to keep the voltage spikes lower than the voltage rating of the flyback switch that drives the SWP pin. Margin must be built into any design to avoid exceeding this limit if no clamp or snubber circuit is used to protect the flyback switch.

To estimate the leading voltage spike at the SWP pin when the switch turns off, use the following equation:

$$V_{PEAK} = I_{PEAK} \times (L_{LEAK}/(C_P + C_{SWP}))^{1/2} + V_{INP} + V_{OUT1} + V_D$$

where:

 $V_{PEAK}$  is the voltage spike amplitude.

 $I_{PEAK}$  is the peak current on the flyback switch.

 $L_{LEAK}$  is the leakage inductance of the transformer.

 $C_P$  is the parasitic capacitance of the transformer.

 $C_{SWP}$  is the capacitance on the flyback switch.

 $V_{INP}$  is the input supply voltage.

 $V_D$  is the forward voltage drop across the rectifier diode.

A snubber or clamp circuit can protect the flyback switch for cases where the leakage inductance is too high for application conditions. Two common types of clamping circuits are the resistor, capacitor, diode clamp shown in Figure 73 and the diode Zener diode clamp shown in Figure 74. The resistor, capacitor, diode clamp quickly dampens the voltage spike and provides improved EMI performance, and the diode Zener diode clamp can be used when the clamping level must be consistent and well defined. The diode Zener diode clamp has slightly higher power efficiency over the resistor, capacitor, diode clamp. However, the cost of the diode Zener diode clamp solution is typically higher than the resistor, capacitor, diode solution.



Figure 73. Resistor, Capacitor, Diode Clamp



Figure 74. Diode, Zener Diode Clamp

## **Clamping Resistor**

To calculate the clamping resistor ( $R_{\rm CLAMP}$ ) value, the clamping voltage ( $V_{\rm CLAMP}$ ) must be determined. The clamping voltage is the voltage on which any voltage spike that occurs on the flyback switch is clamped. Choose a  $V_{\rm CLAMP}$  that provides sufficient margin between the SWP maximum voltage rating (SWP<sub>VMAX</sub>) specified in the Absolute Maximum Ratings section and that also is greater than the summation of the maximum input supply ( $V_{\rm INP\,(MAX)}$ ) and the maximum flyback output voltage ( $V_{\rm OUT1\,(MAX)}$ ) of the application as given by

 $SWP_{VMAX} > V_{INP\,(MAX)} + V_{CLAMP} > V_{INP\,(MAX)} + V_{OUT1\,(MAX)}$ 



Figure 75. Clamping Waveform

Use the following equation to calculate the value of the clamping resistor for a given  $V_{\text{CLAMP}}$  value:

$$R_{CLAMP} = (2 \times V_{CLAMP} \times (V_{CLAMP} - V_{OUT1}))/(L_{LEAK} \times I_{PEAK}^2 \times f_{SW})$$

where  $f_{SW}$  is the switching frequency of the flyback regulator.

To calculate the power dissipation across the snubber resistor, use the following equation:

$$P_{RCLAMP} = (V_{CLAMP})^2/(R_{CLAMP})$$

where  $P_{\textit{RCLAMP}}$  is the power dissipation across  $R_{\textit{CLAMP}}$ . Choose  $R_{\textit{CLAMP}}$  with a power rating of about twice this value to have a margin.

## **Clamping Capacitor**

The clamping capacitor ( $C_{\text{CLAMP}}$ ) is used to minimize the voltage ripple level ( $V_{\text{RIPPLE}}$ ) superimposed in  $V_{\text{CLAMP}}$ . Calculate the clamping capacitor by using the following equation for the desired  $V_{\text{RIPPLE}}$  level and the calculated  $R_{\text{CLAMP}}$ :

$$C_{CLAMP} = V_{CLAMP}/(V_{RIPPLE} \times f_{SW} \times R_{CLAMP})$$

where:

 $C_{CLAMP}$  is the value of the clamping capacitor.  $V_{RIPPLE}$  is the voltage ripple superimposed in  $V_{CLAMP}$ . A  $V_{RIPPLE}$  of about 5% to 10% of  $V_{CLAMP}$  is reasonable.

#### **Clamping Diode**

Schottky diodes are typically the best choice for clamping diodes. However, fast recovery diodes can also be used. The diode reverse voltage rating must be higher than the maximum SWP pin voltage rating.

#### Diode, Zener Diode Clamp

A Zener diode can replace the resistor, capacitor (RC) network on the resistor, capacitor, diode clamp when the clamping level must be consistent and well defined. Choose the Zener diode breakdown voltage to balance power loss and switch voltage protection. Calculate the Zener voltage by using the following equation:

$$V_{ZENER\,(MAX)} \leq SWP_{VMAX} - V_{INP\,(MAX)}$$

where  $V_{\text{ZENER (MAX)}}$  is the maximum Zener diode breakdown voltage or the Zener voltage, which can be the same as the  $V_{\text{CLAMP}}$ .

The power loss in the clamp determines the power requirement for the Zener diode. Use the following equation to calculate the Zener diode power dissipation:

$$P_{ZENER} = (V_{ZENER} \times L_{LEAK} \times I_{PEAK}^2 \times f_{SW})/(2 \times (V_{ZENER} - V_{OUT1}))$$

where:

 $P_{ZENER}$  is the Zener diode power dissipation. Choose a Zener diode with power rating higher than the calculated value.  $V_{ZENER}$  is the Zener diode breakdown voltage or the Zener voltage.

## Ripple Current (IAC) vs. Inductance

Calculate the ripple current by first determining the duty cycle in continuous conduction mode.

$$D_{CCM} = (V_{OUT1} + V_D)/(V_{OUT1} + V_D + V_{INP})$$

where  $D_{CCM}$  is the duty cycle of the flyback switch.

Then, from the duty cycle, calculate the  $I_{AC}$  in the flyback switch and transformer primary.

$$I_{AC} = (V_{INP} \times D_{CCM})/(f_{SW} \times L_{PRI})$$

where  $I_{AC}$  is the ripple current through the primary side of the transformer and flyback switch.

#### **Maximum Output Current Calculation**

The maximum output power and current that can be achieved from the flyback output depends on a number of variables within the regulator. These variables include the transformer choice, the operating frequency, and the rectifier diode choice. The flyback regulator output is the supply to the buck regulator that drives  $V_{\rm OUT2}$ . Determine the maximum output power capability by

$$P_{VOUTI (MAX)} = 0.5 \times (I_{PEAK}^2 - (I_{PEAK} - I_{AC}/2)^2) \times L_{PRI} \times f_{SW} \times \eta$$

#### where:

 $P_{VOUT1 (MAX)}$  is the maximum output power from  $V_{OUT1}$ .  $\eta$  is the expected efficiency of the flyback regulator.

The lower limit of the flyback current-limit threshold,  $I_{LIM (FLYBACK)}$ , limits the maximum  $I_{PEAK}$ . However, it is not recommended to operate at this level to avoid unwanted current-limit events due to variation in transformer inductance, efficiency, flyback switching frequency, and rectifier diode forward voltage drop. If the load on the flyback causes the current limit to trip, the output voltage may not regulate as expected. It is recommended to choose a peak operating current with a built-in margin for the variations mentioned or to calculate the maximum output power or output

load using the worst case transformer inductance, efficiency, diode forward voltage drop, and flyback switching frequency.

Calculate the maximum load current on V<sub>OUT1</sub> by

 $I_{VOUT1 (MAX)} = P_{VOUT1 (MAX)} / V_{OUT1}$ 

where  $I_{VOUT1 (MAX)}$  is the maximum output current from  $V_{OUT1}$ .

# BUCK REGULATOR COMPONENTS SELECTION Inductor

The value of the inductor for the ADP1032 buck regulator affects the efficiency and the output voltage ripple. Larger value inductors typically improve efficiency. However, for a given package size, as load increases, the dc resistance (DCR) and core losses eventually have an increasing negative impact on efficiency. Using a smaller value inductor reduces output voltage ripple but can decrease the overall efficiency due to increased switching losses.

#### **Output Capacitor**

The output capacitor selection affects the output ripple voltage, load step transient, and the loop stability of the regulator. A 4.7  $\mu F$  capacitor is recommended as a balance between performance and size, but a larger capacitor reduces output ripple.

**Table 17. Transformer Selection** 

|              |                  |                             | Prir               | nary              | Saturation                   | Leakage                     | Isolation                       |                                     |
|--------------|------------------|-----------------------------|--------------------|-------------------|------------------------------|-----------------------------|---------------------------------|-------------------------------------|
| Part Number  | Manufacturer     | Turns<br>Ratio <sup>1</sup> | Inductance<br>(µH) | Resistance<br>(Ω) | Current <sup>2</sup><br>(mA) | Inductance<br>(µH)          | Voltage <sup>3</sup><br>(V rms) | Size, Length × Width × Height, (mm) |
| ZA9644-AE    | Coilcraft        | 1:1                         | 470                | 1.8               | 490                          | 3.8 maximum                 | 2000                            | 10.92 × 9.25 × 10                   |
| 750317986R6A | Würth Elektronik | 1:1                         | 470                | 1.27              | 480                          | 3.5 typical,<br>7 maximum   | 1500                            | 10.8 × 13.35 × 9.76                 |
| 750318257R6A | Würth Elektronik | 1:1                         | 470                | 1.56              | 550                          | 1.0 typical,<br>2.0 maximum | 1500                            | 16 × 16.8 × 7.62                    |
| ZA9384-AL    | Coilcraft        | 1:1                         | 470                | 1.1               | 800                          | 4.0                         | 2000                            | $15.3 \times 16.5 \times 6.7$       |
| 750318377R6A | Würth Elektronik | 1:1                         | 470                | 1.42              | 470                          | 0.8 typical,<br>1.6 maximum | 1500                            | 17.78 × 22.35 × 8.89                |
| 751318463R6A | Würth Elektronik | 1:1                         | 470                | 1.22              | 450                          | 0.5 typical,<br>1.0 maximum | Functional isolation            | 10.8 × 13.35 × 9.76                 |

<sup>&</sup>lt;sup>1</sup> Turns ratio between the primary and secondary coils.

Table 18. Buck Regulator Recommended Inductors

| Part Number    | Manufacturer     | Inductance (μΗ) | DC Resistance (Ω) | Saturation Current <sup>1</sup> (mA) | Size, Length ×<br>Width × Height, (mm) |
|----------------|------------------|-----------------|-------------------|--------------------------------------|----------------------------------------|
| 744043101      | Würth Elektronik | 100             | 0.55              | 290                                  | $4.8 \times 4.8 \times 2.8$            |
| XFL3012-104MEB | Coilcraft        | 100             | 2.63              | 280                                  | $3.2 \times 3.2 \times 1.3$            |
| LQH3NPN101MMEL | Murata           | 100             | 1.59              | 260                                  | $3 \times 3 \times 1.4$                |
| SRN3015-101M   | Bourns           | 100             | 2.92              | 270                                  | 3 × 3 × 1.5                            |
| SRU2016-101Y   | Bourns           | 100             | 4.9               | 150                                  | 2.8 × 2.8 × 1.65                       |
| XFL2006-104MEB | Coilcraft        | 100             | 11.1              | 115                                  | $2 \times 2 \times 0.6$                |

<sup>&</sup>lt;sup>1</sup> 30% drop in inductance.

<sup>&</sup>lt;sup>2</sup> 20% drop from initial.

<sup>&</sup>lt;sup>3</sup> 1 minute duration. Basic insulation.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation as well as on the materials and material interfaces.

The two types of insulation degradation of primary interest are breakdown along surfaces exposed to the air, and insulation wear out. Surface breakdown is the phenomenon of surface tracking and the primary determinant of surface creepage requirements in system-level standards. Insulation wear out is the phenomenon where charge injection or displacement currents inside the insulation material cause long-term insulation degradation.

#### **Surface Tracking**

Surface tracking is addressed in electrical safety standards by setting a minimum surface creepage based on the working voltage, the environmental conditions, and the properties of the insulation material. Safety agencies perform characterization testing on the surface insulation of components that allows the components to be categorized in different material groups. Lower material group ratings are more resistant to surface tracking and, therefore, can provide adequate lifetime with smaller creepage. The minimum creepage for a given working voltage and material group is in each system level standard and is based on the total rms voltage across the isolation, pollution degree, and material group. The material group and creepage for the ADP1032 isolators are shown in Table 5.

#### **Insulation Wear Out**

The lifetime of insulation caused by wear out is determined by its thickness, material properties, and the voltage stress applied. It is important to verify that the product lifetime is adequate at the application working voltage. The working voltage supported by an isolator for wear out may not be the same as the working voltage supported for tracking. The working voltage applicable to tracking is specified in most standards.

Testing and modeling have shown that the primary driver of long-term degradation is displacement current in the polyimide insulation causing incremental damage. The stress on the insulation can be broken down into broad categories, such as dc stress, which causes very little wear out because there is no displacement current, and an ac component time varying voltage stress, which causes wear out.

The ratings in certification documents are usually based on 60 Hz sinusoidal stress because this reflects isolation from line voltage. However, many practical applications have combinations of 60 Hz ac and dc across the barrier as shown in Equation 1. Because only the ac portion of the stress causes wear out, the equation can be rearranged to solve for the ac rms voltage, as is shown in Equation 2. For insulation wear out with the polyimide materials used in these products, the ac rms voltage determines the product lifetime.

$$V_{RMS} = \sqrt{V_{AC\,RMS}^2 + V_{DC}^2} \tag{1}$$

or

$$V_{ACRMS} = \sqrt{V_{RMS}^2 - V_{DC}^2} \tag{2}$$

where:

 $V_{AC\,RMS}$  is the time varying portion of the working voltage.  $V_{RMS}$  is the total rms working voltage.

 $V_{DC}$  is the dc offset of the working voltage.

## **Calculation and Use of Parameters Example**

The following example frequently arises in power conversion applications. Assume that the line voltage on one side of the isolation is 240 V ac rms and a 400 V dc bus voltage is present on the other side of the isolation barrier. The isolator material is polyimide. To establish the critical voltages in determining the creepage, clearance and lifetime of a device, see Figure 76 and the following equations.



Figure 76. Critical Voltage Example

The working voltage across the barrier from Equation 1 is

$$V_{\mathit{RMS}} = \sqrt{{V_{\mathit{AC\,RMS}}}^2 + {V_{\mathit{DC}}}^2}$$

$$V_{RMS} = \sqrt{240^2 + 400^2}$$

$$V_{RMS} = 466 \text{ V}$$

This  $V_{RMS}$  value is the working voltage used together with the material group and pollution degree when looking up the creepage required by a system standard.

To determine if the lifetime is adequate, obtain the time varying portion of the working voltage. To obtain the ac rms voltage, use Equation 2.

$$V_{AC\,RMS} = \sqrt{{V_{RMS}}^2 - {V_{DC}}^2}$$

$$V_{AC\,RMS} = \sqrt{466^2 - 400^2}$$

$$V_{ACRMS} = 240 \text{ V rms}$$

In this case, the ac rms voltage is simply the line voltage of 240~V rms. This calculation is more relevant when the waveform is not sinusoidal. The value is compared to the limits for working voltage in Table 9 for the expected lifetime, which is less than a 60~Hz sine wave, and it is well within the limit for a 20-year service life.

The dc working voltage limit is set by the creepage of the package as specified in IEC 60664-1. This value can differ for specific system level standards.

## THERMAL ANALYSIS

For the purpose of thermal analysis, the ADP1032 die are treated as a thermal unit, with the highest junction temperature

reflected in the  $\theta_{IA}$  values from Table 8. The value of  $\theta_{IA}$  is based on measurements taken with the devices mounted on a JEDEC standard, 4-layer board with fine width traces and still air. Under normal operating conditions, the ADP1032 operates at a full load across the full temperature range without derating the output current. However, following the recommendations in the PCB Layout Considerations section decreases thermal resistance to the PCB, allowing increased thermal margins in high ambient temperatures. Each switching regulator in the ADP1032 has a thermal shutdown circuit that turns off the dc-to-dc converter and the outputs when a die temperature of approximately 150°C is reached. When the die cools below approximately 135°C, the ADP1032 dc-to-dc converter outputs turn on again.

## **TYPICAL APPLICATION CIRCUIT**

Figure 77 shows the typical application circuit.



Figure 77. Typical Application Circuit

## PCB LAYOUT CONSIDERATIONS

To achieve optimum efficiency, proper regulation, strong stability, and low noise, a well-designed PCB layout is required. Follow these guidelines when designing PCBs:

- Keep the input bypass capacitor  $(C_{IN})$  close to the VINP pin and the PGNDP pin.
- Keep the high current switching paths as short as possible.
   These paths include the connections between the following:
  - C<sub>IN</sub>, the VINP pin, the primary winding of the transformer, and the PGNDP pin
  - The VOUT1 pin, C<sub>FLYBK</sub>, Diode 1 (D1), the secondary winding of the transformer, and the SGND2 pin
  - The VOUT2 pin, the SW2 pin, Inductance 1 (L1), C<sub>BUCK</sub>, and the SGND2 pin
- Keep high current traces as short and wide as possible to minimize parasitic series inductance, which causes spiking and EMI.
- Avoid routing high impedance traces near any node connected to the SWP pin and SW2 pin or near the L1 inductor or the T1 transformer to prevent radiated switching noise injection.
- Place the feedback resistors as close to the FB1 pin as possible to prevent high frequency switching noise injection.
- To minimize EMI, perform the following actions:
  - Place the MVDD decoupling capacitor (C1) as close to the MVDD pin (Pin 39) and the MGND pin (Pin 3) as possible.

- Place the SVDD1 decoupling capacitor (C3) as close to the SVDD1 pin (Pin 10) and the SGND1 pin (Pin 5) as possible.
- Place the SVDD2 decoupling capacitor (C7) as close to the SVDD2 pin (Pin 20) and the SGND2 pin (Pin 16) as possible.

Figure 78 shows a suggested top layer layout for the ADP1032 to minimize EMI.



Figure 78. Suggested Top Layer Layout

## **OUTLINE DIMENSIONS**



Figure 79. 41-Lead Lead Frame Chip Scale Package [LFCSP] 9 mm × 7 mm Body and 0.95 mm Package Height (CP-41-1) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | V <sub>OUT1</sub> <sup>2</sup> | V <sub>OUT2</sub> | Temperature Range | Package Description                           | Package Option |
|--------------------|--------------------------------|-------------------|-------------------|-----------------------------------------------|----------------|
| ADP1032ACPZ-1-R7   | Adjustable                     | 5.15 V            | −40°C to +125°C   | 41-Lead Lead Frame Chip Scale Package [LFCSP] | CP-41-1        |
| ADP1032ACPZ-2-R7   | Adjustable                     | 5 V               | −40°C to +125°C   | 41-Lead Lead Frame Chip Scale Package [LFCSP] | CP-41-1        |
| ADP1032ACPZ-3-R7   | Adjustable                     | 3.3 V             | −40°C to +125°C   | 41-Lead Lead Frame Chip Scale Package [LFCSP] | CP-41-1        |
| ADP1032ACPZ-4-R7   | 24 V                           | 5 V               | −40°C to +125°C   | 41-Lead Lead Frame Chip Scale Package [LFCSP] | CP-41-1        |
| ADP1032ACPZ-5-R7   | 24 V                           | 3.3 V             | −40°C to +125°C   | 41-Lead Lead Frame Chip Scale Package [LFCSP] | CP-41-1        |
| ADP1032CP-1-EVALZ  | Adjustable                     | 5.15 V            |                   | Evaluation Board for the ADP1032ACPZ-1        |                |
| ADP1032CP-2-EVALZ  | Adjustable                     | 5 V               |                   | Evaluation Board for the ADP1032ACPZ-2        |                |
| ADP1032CP-3-EVALZ  | Adjustable                     | 3.3 V             |                   | Evaluation Board for the ADP1032ACPZ-3        |                |
| ADP1032CP-4-EVALZ  | 24 V                           | 5 V               |                   | Evaluation Board for the ADP1032ACPZ-4        |                |
| ADP1032CP-5-EVALZ  | 24 V                           | 3.3 V             |                   | Evaluation Board for the ADP1032ACPZ-5        |                |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

Rev. 0 | Page 37 of 37

<sup>&</sup>lt;sup>2</sup> For other V<sub>OUTI</sub> voltage options, contact an Analog Devices local sales representatives for additional information.